Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426076006 |
500768 |
0 |
0 |
T1 |
47938 |
466 |
0 |
0 |
T2 |
43215 |
0 |
0 |
0 |
T3 |
392419 |
1402 |
0 |
0 |
T4 |
26035 |
190 |
0 |
0 |
T5 |
0 |
5351 |
0 |
0 |
T6 |
0 |
3407 |
0 |
0 |
T7 |
25215 |
0 |
0 |
0 |
T8 |
15883 |
0 |
0 |
0 |
T9 |
103550 |
156 |
0 |
0 |
T10 |
16277 |
0 |
0 |
0 |
T11 |
5702 |
0 |
0 |
0 |
T12 |
15038 |
0 |
0 |
0 |
T26 |
0 |
284 |
0 |
0 |
T32 |
0 |
210 |
0 |
0 |
T35 |
0 |
554 |
0 |
0 |
T88 |
0 |
70 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426076006 |
500676 |
0 |
0 |
T1 |
47938 |
466 |
0 |
0 |
T2 |
43215 |
0 |
0 |
0 |
T3 |
392419 |
1402 |
0 |
0 |
T4 |
26035 |
190 |
0 |
0 |
T5 |
0 |
5349 |
0 |
0 |
T6 |
0 |
3407 |
0 |
0 |
T7 |
25215 |
0 |
0 |
0 |
T8 |
15883 |
0 |
0 |
0 |
T9 |
103550 |
156 |
0 |
0 |
T10 |
16277 |
0 |
0 |
0 |
T11 |
5702 |
0 |
0 |
0 |
T12 |
15038 |
0 |
0 |
0 |
T26 |
0 |
284 |
0 |
0 |
T32 |
0 |
210 |
0 |
0 |
T35 |
0 |
554 |
0 |
0 |
T88 |
0 |
70 |
0 |
0 |