Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458353590 |
552309 |
0 |
0 |
T1 |
30888 |
94 |
0 |
0 |
T2 |
13663 |
0 |
0 |
0 |
T3 |
28644 |
282 |
0 |
0 |
T4 |
22130 |
0 |
0 |
0 |
T5 |
92318 |
860 |
0 |
0 |
T8 |
13340 |
0 |
0 |
0 |
T9 |
187405 |
1196 |
0 |
0 |
T10 |
18063 |
0 |
0 |
0 |
T11 |
146655 |
406 |
0 |
0 |
T12 |
58775 |
74 |
0 |
0 |
T28 |
0 |
636 |
0 |
0 |
T35 |
0 |
374 |
0 |
0 |
T104 |
0 |
150 |
0 |
0 |
T105 |
0 |
130 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458353590 |
552263 |
0 |
0 |
T1 |
30888 |
94 |
0 |
0 |
T2 |
13663 |
0 |
0 |
0 |
T3 |
28644 |
282 |
0 |
0 |
T4 |
22130 |
0 |
0 |
0 |
T5 |
92318 |
860 |
0 |
0 |
T8 |
13340 |
0 |
0 |
0 |
T9 |
187405 |
1196 |
0 |
0 |
T10 |
18063 |
0 |
0 |
0 |
T11 |
146655 |
406 |
0 |
0 |
T12 |
58775 |
74 |
0 |
0 |
T28 |
0 |
636 |
0 |
0 |
T35 |
0 |
374 |
0 |
0 |
T104 |
0 |
150 |
0 |
0 |
T105 |
0 |
130 |
0 |
0 |