Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469360011 |
523514 |
0 |
0 |
T1 |
794146 |
748 |
0 |
0 |
T2 |
10971 |
0 |
0 |
0 |
T3 |
16710 |
94 |
0 |
0 |
T4 |
48462 |
478 |
0 |
0 |
T5 |
25453 |
0 |
0 |
0 |
T6 |
16025 |
186 |
0 |
0 |
T7 |
0 |
1860 |
0 |
0 |
T8 |
0 |
2740 |
0 |
0 |
T13 |
43153 |
0 |
0 |
0 |
T14 |
10053 |
0 |
0 |
0 |
T15 |
15270 |
0 |
0 |
0 |
T16 |
27925 |
0 |
0 |
0 |
T17 |
0 |
92 |
0 |
0 |
T18 |
0 |
96 |
0 |
0 |
T24 |
0 |
942 |
0 |
0 |
T25 |
0 |
286 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
469360011 |
523443 |
0 |
0 |
T1 |
794146 |
748 |
0 |
0 |
T2 |
10971 |
0 |
0 |
0 |
T3 |
16710 |
94 |
0 |
0 |
T4 |
48462 |
478 |
0 |
0 |
T5 |
25453 |
0 |
0 |
0 |
T6 |
16025 |
186 |
0 |
0 |
T7 |
0 |
1860 |
0 |
0 |
T8 |
0 |
2740 |
0 |
0 |
T13 |
43153 |
0 |
0 |
0 |
T14 |
10053 |
0 |
0 |
0 |
T15 |
15270 |
0 |
0 |
0 |
T16 |
27925 |
0 |
0 |
0 |
T17 |
0 |
92 |
0 |
0 |
T18 |
0 |
96 |
0 |
0 |
T24 |
0 |
942 |
0 |
0 |
T25 |
0 |
286 |
0 |
0 |