Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471960008 |
499979 |
0 |
0 |
T3 |
33098 |
180 |
0 |
0 |
T4 |
21248 |
96 |
0 |
0 |
T5 |
150631 |
946 |
0 |
0 |
T6 |
128920 |
1058 |
0 |
0 |
T7 |
0 |
460 |
0 |
0 |
T8 |
17891 |
0 |
0 |
0 |
T9 |
611165 |
1670 |
0 |
0 |
T10 |
34475 |
464 |
0 |
0 |
T11 |
4201 |
0 |
0 |
0 |
T12 |
0 |
714 |
0 |
0 |
T27 |
0 |
10711 |
0 |
0 |
T72 |
20506 |
0 |
0 |
0 |
T79 |
51892 |
0 |
0 |
0 |
T110 |
0 |
92 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471960008 |
499965 |
0 |
0 |
T3 |
33098 |
180 |
0 |
0 |
T4 |
21248 |
96 |
0 |
0 |
T5 |
150631 |
946 |
0 |
0 |
T6 |
128920 |
1058 |
0 |
0 |
T7 |
0 |
460 |
0 |
0 |
T8 |
17891 |
0 |
0 |
0 |
T9 |
611165 |
1670 |
0 |
0 |
T10 |
34475 |
464 |
0 |
0 |
T11 |
4201 |
0 |
0 |
0 |
T12 |
0 |
714 |
0 |
0 |
T27 |
0 |
10709 |
0 |
0 |
T72 |
20506 |
0 |
0 |
0 |
T79 |
51892 |
0 |
0 |
0 |
T110 |
0 |
92 |
0 |
0 |