SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
94.73 | 93.79 | 96.18 | 95.63 | 90.93 | 97.05 | 96.34 | 93.21 |
T1260 | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.1340406368 | Jul 25 05:45:44 PM PDT 24 | Jul 25 05:45:47 PM PDT 24 | 135104245 ps | ||
T1261 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.2050623337 | Jul 25 05:45:01 PM PDT 24 | Jul 25 05:45:03 PM PDT 24 | 41586393 ps | ||
T378 | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.2304831504 | Jul 25 05:44:58 PM PDT 24 | Jul 25 05:45:18 PM PDT 24 | 1278976771 ps | ||
T1262 | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.742503737 | Jul 25 05:45:50 PM PDT 24 | Jul 25 05:45:52 PM PDT 24 | 70886135 ps | ||
T1263 | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.3276124339 | Jul 25 05:45:52 PM PDT 24 | Jul 25 05:45:53 PM PDT 24 | 76832885 ps | ||
T1264 | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.2451754825 | Jul 25 05:45:50 PM PDT 24 | Jul 25 05:45:52 PM PDT 24 | 73505361 ps | ||
T1265 | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.2237437724 | Jul 25 05:45:31 PM PDT 24 | Jul 25 05:45:33 PM PDT 24 | 77573228 ps | ||
T1266 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.3658544725 | Jul 25 05:45:12 PM PDT 24 | Jul 25 05:45:14 PM PDT 24 | 73446447 ps | ||
T1267 | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.2174267641 | Jul 25 05:45:13 PM PDT 24 | Jul 25 05:45:18 PM PDT 24 | 1710046004 ps | ||
T1268 | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.158892435 | Jul 25 05:45:40 PM PDT 24 | Jul 25 05:45:44 PM PDT 24 | 299844468 ps | ||
T1269 | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.2042491880 | Jul 25 05:45:53 PM PDT 24 | Jul 25 05:45:54 PM PDT 24 | 75863789 ps | ||
T1270 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.1947734027 | Jul 25 05:45:02 PM PDT 24 | Jul 25 05:45:07 PM PDT 24 | 376722228 ps | ||
T1271 | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.2099963792 | Jul 25 05:45:03 PM PDT 24 | Jul 25 05:45:07 PM PDT 24 | 92474701 ps | ||
T320 | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.1564161005 | Jul 25 05:45:42 PM PDT 24 | Jul 25 05:45:43 PM PDT 24 | 40454430 ps | ||
T1272 | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.1055455816 | Jul 25 05:45:49 PM PDT 24 | Jul 25 05:45:51 PM PDT 24 | 294512289 ps | ||
T1273 | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.2062203187 | Jul 25 05:45:00 PM PDT 24 | Jul 25 05:45:05 PM PDT 24 | 105577012 ps | ||
T1274 | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.543322808 | Jul 25 05:45:29 PM PDT 24 | Jul 25 05:45:31 PM PDT 24 | 605736681 ps | ||
T375 | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.1281130944 | Jul 25 05:45:40 PM PDT 24 | Jul 25 05:46:01 PM PDT 24 | 2048616571 ps | ||
T1275 | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.3131515498 | Jul 25 05:45:59 PM PDT 24 | Jul 25 05:46:01 PM PDT 24 | 159284725 ps | ||
T1276 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.1242650421 | Jul 25 05:45:15 PM PDT 24 | Jul 25 05:45:21 PM PDT 24 | 1007874045 ps | ||
T1277 | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.4161673290 | Jul 25 05:45:12 PM PDT 24 | Jul 25 05:45:13 PM PDT 24 | 73391467 ps | ||
T1278 | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.105847547 | Jul 25 05:45:31 PM PDT 24 | Jul 25 05:45:36 PM PDT 24 | 110371550 ps | ||
T1279 | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.42911279 | Jul 25 05:45:51 PM PDT 24 | Jul 25 05:45:53 PM PDT 24 | 545725686 ps | ||
T1280 | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.4246446357 | Jul 25 05:45:10 PM PDT 24 | Jul 25 05:45:12 PM PDT 24 | 71081954 ps | ||
T1281 | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.4018234880 | Jul 25 05:45:14 PM PDT 24 | Jul 25 05:45:16 PM PDT 24 | 136969822 ps | ||
T1282 | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.1722665501 | Jul 25 05:45:33 PM PDT 24 | Jul 25 05:45:35 PM PDT 24 | 603194413 ps | ||
T1283 | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.2120655041 | Jul 25 05:45:10 PM PDT 24 | Jul 25 05:45:17 PM PDT 24 | 589533644 ps | ||
T1284 | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.2084554687 | Jul 25 05:45:42 PM PDT 24 | Jul 25 05:45:44 PM PDT 24 | 96460162 ps | ||
T1285 | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.4091195667 | Jul 25 05:45:59 PM PDT 24 | Jul 25 05:46:01 PM PDT 24 | 553171905 ps | ||
T1286 | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.185894809 | Jul 25 05:45:13 PM PDT 24 | Jul 25 05:45:15 PM PDT 24 | 45743570 ps | ||
T1287 | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.3849435416 | Jul 25 05:45:13 PM PDT 24 | Jul 25 05:45:16 PM PDT 24 | 125639960 ps | ||
T1288 | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.3016975987 | Jul 25 05:45:12 PM PDT 24 | Jul 25 05:45:17 PM PDT 24 | 130962896 ps | ||
T1289 | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.767523091 | Jul 25 05:45:14 PM PDT 24 | Jul 25 05:45:16 PM PDT 24 | 546133129 ps | ||
T1290 | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.1131653365 | Jul 25 05:45:33 PM PDT 24 | Jul 25 05:45:36 PM PDT 24 | 109441855 ps | ||
T1291 | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.4288257753 | Jul 25 05:45:44 PM PDT 24 | Jul 25 05:45:47 PM PDT 24 | 300549949 ps | ||
T1292 | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.3960439398 | Jul 25 05:45:41 PM PDT 24 | Jul 25 05:45:44 PM PDT 24 | 118925788 ps | ||
T1293 | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.697247520 | Jul 25 05:45:30 PM PDT 24 | Jul 25 05:45:31 PM PDT 24 | 39298622 ps | ||
T1294 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.184419015 | Jul 25 05:45:53 PM PDT 24 | Jul 25 05:45:57 PM PDT 24 | 431814677 ps | ||
T1295 | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.4170452584 | Jul 25 05:45:13 PM PDT 24 | Jul 25 05:45:14 PM PDT 24 | 73475280 ps | ||
T1296 | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.1837304789 | Jul 25 05:45:53 PM PDT 24 | Jul 25 05:45:57 PM PDT 24 | 180207655 ps | ||
T1297 | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.1100499555 | Jul 25 05:45:50 PM PDT 24 | Jul 25 05:45:51 PM PDT 24 | 140634410 ps | ||
T1298 | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.113585888 | Jul 25 05:45:13 PM PDT 24 | Jul 25 05:45:15 PM PDT 24 | 132771255 ps | ||
T1299 | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.3359390872 | Jul 25 05:45:52 PM PDT 24 | Jul 25 05:45:53 PM PDT 24 | 138287915 ps | ||
T1300 | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.3362761400 | Jul 25 05:45:52 PM PDT 24 | Jul 25 05:45:55 PM PDT 24 | 94267701 ps | ||
T323 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.3620804471 | Jul 25 05:45:01 PM PDT 24 | Jul 25 05:45:06 PM PDT 24 | 887797793 ps | ||
T1301 | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.1877165313 | Jul 25 05:45:43 PM PDT 24 | Jul 25 05:45:44 PM PDT 24 | 82251040 ps | ||
T1302 | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.1054064820 | Jul 25 05:45:00 PM PDT 24 | Jul 25 05:45:02 PM PDT 24 | 41222578 ps | ||
T1303 | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.3750414619 | Jul 25 05:45:15 PM PDT 24 | Jul 25 05:45:16 PM PDT 24 | 601461740 ps | ||
T1304 | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.3448379944 | Jul 25 05:45:10 PM PDT 24 | Jul 25 05:45:16 PM PDT 24 | 80740800 ps | ||
T272 | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.2506921996 | Jul 25 05:45:51 PM PDT 24 | Jul 25 05:46:10 PM PDT 24 | 1220006871 ps | ||
T1305 | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3507639055 | Jul 25 05:45:30 PM PDT 24 | Jul 25 05:45:31 PM PDT 24 | 40794479 ps | ||
T1306 | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.48092615 | Jul 25 05:45:58 PM PDT 24 | Jul 25 05:45:59 PM PDT 24 | 40761299 ps | ||
T1307 | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1711453873 | Jul 25 05:45:58 PM PDT 24 | Jul 25 05:46:04 PM PDT 24 | 159239785 ps | ||
T1308 | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.1405039812 | Jul 25 05:45:14 PM PDT 24 | Jul 25 05:45:25 PM PDT 24 | 2726323431 ps | ||
T1309 | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.123210486 | Jul 25 05:45:58 PM PDT 24 | Jul 25 05:45:59 PM PDT 24 | 144132275 ps | ||
T1310 | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.1143743276 | Jul 25 05:45:41 PM PDT 24 | Jul 25 05:45:45 PM PDT 24 | 141379732 ps | ||
T1311 | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.1896193951 | Jul 25 05:46:08 PM PDT 24 | Jul 25 05:46:09 PM PDT 24 | 44389973 ps | ||
T324 | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.3966721845 | Jul 25 05:45:48 PM PDT 24 | Jul 25 05:45:49 PM PDT 24 | 582858095 ps | ||
T1312 | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3452680086 | Jul 25 05:45:51 PM PDT 24 | Jul 25 05:45:53 PM PDT 24 | 548606734 ps | ||
T1313 | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.1972831677 | Jul 25 05:45:50 PM PDT 24 | Jul 25 05:45:52 PM PDT 24 | 530817031 ps | ||
T332 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.1893456850 | Jul 25 05:45:02 PM PDT 24 | Jul 25 05:45:04 PM PDT 24 | 171891457 ps | ||
T325 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.2730168599 | Jul 25 05:45:16 PM PDT 24 | Jul 25 05:45:21 PM PDT 24 | 286061935 ps | ||
T1314 | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.667566556 | Jul 25 05:45:03 PM PDT 24 | Jul 25 05:45:05 PM PDT 24 | 559159440 ps | ||
T1315 | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.1874421393 | Jul 25 05:45:31 PM PDT 24 | Jul 25 05:45:33 PM PDT 24 | 241422282 ps | ||
T1316 | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.1161004125 | Jul 25 05:45:03 PM PDT 24 | Jul 25 05:45:14 PM PDT 24 | 755992051 ps | ||
T1317 | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.2530566093 | Jul 25 05:45:13 PM PDT 24 | Jul 25 05:45:16 PM PDT 24 | 158122021 ps | ||
T1318 | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.4094959649 | Jul 25 05:45:12 PM PDT 24 | Jul 25 05:45:20 PM PDT 24 | 2537572834 ps | ||
T333 | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.1656362654 | Jul 25 05:45:30 PM PDT 24 | Jul 25 05:45:32 PM PDT 24 | 48230772 ps | ||
T1319 | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.2677746976 | Jul 25 05:45:49 PM PDT 24 | Jul 25 05:46:02 PM PDT 24 | 2813740419 ps | ||
T1320 | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.3513365651 | Jul 25 05:45:12 PM PDT 24 | Jul 25 05:45:13 PM PDT 24 | 38185555 ps | ||
T1321 | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.4010554734 | Jul 25 05:45:44 PM PDT 24 | Jul 25 05:45:46 PM PDT 24 | 47020463 ps | ||
T1322 | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.2519642421 | Jul 25 05:45:30 PM PDT 24 | Jul 25 05:45:32 PM PDT 24 | 106086417 ps | ||
T1323 | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.340881111 | Jul 25 05:45:14 PM PDT 24 | Jul 25 05:45:25 PM PDT 24 | 714470094 ps | ||
T1324 | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.318759615 | Jul 25 05:45:28 PM PDT 24 | Jul 25 05:45:30 PM PDT 24 | 573057544 ps | ||
T1325 | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.3073906382 | Jul 25 05:45:43 PM PDT 24 | Jul 25 05:45:45 PM PDT 24 | 74795914 ps | ||
T1326 | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.4277889923 | Jul 25 05:45:42 PM PDT 24 | Jul 25 05:45:46 PM PDT 24 | 225705634 ps | ||
T1327 | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.3356421886 | Jul 25 05:46:01 PM PDT 24 | Jul 25 05:46:02 PM PDT 24 | 149685686 ps | ||
T1328 | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.3171283909 | Jul 25 05:45:03 PM PDT 24 | Jul 25 05:45:05 PM PDT 24 | 72431331 ps |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all.366956112 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 16481350590 ps |
CPU time | 136.09 seconds |
Started | Jul 25 05:55:03 PM PDT 24 |
Finished | Jul 25 05:57:19 PM PDT 24 |
Peak memory | 258560 kb |
Host | smart-e27da67f-769c-46fa-b0b2-2c13ae4861da |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=366956112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all. 366956112 |
Directory | /workspace/15.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_stress_all.186300774 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 27392077489 ps |
CPU time | 186.86 seconds |
Started | Jul 25 05:56:23 PM PDT 24 |
Finished | Jul 25 05:59:30 PM PDT 24 |
Peak memory | 246604 kb |
Host | smart-f9d615e7-9b1a-4a9e-94c0-59cb8a60a9c5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=186300774 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_stress_all. 186300774 |
Directory | /workspace/39.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all_with_rand_reset.3837716541 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 411241613644 ps |
CPU time | 2350.94 seconds |
Started | Jul 25 05:54:33 PM PDT 24 |
Finished | Jul 25 06:33:44 PM PDT 24 |
Peak memory | 402856 kb |
Host | smart-c6ddf093-57a2-46ac-9cd3-8557ae55f84f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3837716541 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all_with_rand_reset.3837716541 |
Directory | /workspace/6.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all.3676249000 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 12511912907 ps |
CPU time | 148.7 seconds |
Started | Jul 25 05:55:00 PM PDT 24 |
Finished | Jul 25 05:57:29 PM PDT 24 |
Peak memory | 245944 kb |
Host | smart-d4b0e626-a92c-42c6-b572-2b3ca7e1061f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3676249000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all .3676249000 |
Directory | /workspace/14.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_check_fail.3855973181 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 1546336742 ps |
CPU time | 34.27 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:57:02 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-6cc71909-96bd-48e7-9a5f-9604304f156f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3855973181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_check_fail.3855973181 |
Directory | /workspace/41.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_sec_cm.3923725367 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 34283596307 ps |
CPU time | 222.54 seconds |
Started | Jul 25 05:54:10 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 266328 kb |
Host | smart-013fb101-59ae-4086-a3eb-ec558f553018 |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3923725367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_sec_cm.3923725367 |
Directory | /workspace/1.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/206.otp_ctrl_init_fail.4081878395 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 1765932235 ps |
CPU time | 4.67 seconds |
Started | Jul 25 05:58:13 PM PDT 24 |
Finished | Jul 25 05:58:18 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-43193402-46a3-418d-b14f-c1108ccaadad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4081878395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 206.otp_ctrl_init_fail.4081878395 |
Directory | /workspace/206.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_macro_errs.1538293859 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 3074100761 ps |
CPU time | 45.43 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 05:56:55 PM PDT 24 |
Peak memory | 257260 kb |
Host | smart-28ebc928-a46e-4490-afbe-ace9cb25ac8f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1538293859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_macro_errs.1538293859 |
Directory | /workspace/36.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_esc.4225260816 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 630304124 ps |
CPU time | 9.38 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:21 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-29ea98e2-a597-477c-a36b-52d86ccc3a50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4225260816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_esc.4225260816 |
Directory | /workspace/36.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all_with_rand_reset.4026280994 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 78700381836 ps |
CPU time | 671.21 seconds |
Started | Jul 25 05:56:37 PM PDT 24 |
Finished | Jul 25 06:07:48 PM PDT 24 |
Peak memory | 277760 kb |
Host | smart-796b5507-842c-4d4c-9bf9-f24e55471e9a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4026280994 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all_with_rand_reset.4026280994 |
Directory | /workspace/42.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all.160550826 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 10647534500 ps |
CPU time | 82.31 seconds |
Started | Jul 25 05:56:47 PM PDT 24 |
Finished | Jul 25 05:58:09 PM PDT 24 |
Peak memory | 248984 kb |
Host | smart-47a70c5c-510f-4bee-926f-bfd204f19ca5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=160550826 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all. 160550826 |
Directory | /workspace/46.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/203.otp_ctrl_init_fail.4045536102 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 575690366 ps |
CPU time | 5.36 seconds |
Started | Jul 25 05:58:11 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-ec8cfa0b-b984-4fea-ae12-1b2387b0c907 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4045536102 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 203.otp_ctrl_init_fail.4045536102 |
Directory | /workspace/203.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_intg_err.156987081 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 5222516547 ps |
CPU time | 19.05 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:46:01 PM PDT 24 |
Peak memory | 244676 kb |
Host | smart-9c8854d0-365f-4225-a1b3-63db994733c8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=156987081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_in tg_err.156987081 |
Directory | /workspace/14.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all.2420962640 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 57206919711 ps |
CPU time | 241.45 seconds |
Started | Jul 25 05:55:08 PM PDT 24 |
Finished | Jul 25 05:59:10 PM PDT 24 |
Peak memory | 289928 kb |
Host | smart-b0156b7c-ebc9-4c0e-adf0-d2de03cbfbce |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2420962640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all .2420962640 |
Directory | /workspace/17.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/214.otp_ctrl_init_fail.3381685830 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 1419971923 ps |
CPU time | 4.22 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:28 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-7f86bf04-040a-4e17-97ae-842d61e4cbf4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3381685830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 214.otp_ctrl_init_fail.3381685830 |
Directory | /workspace/214.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all_with_rand_reset.4076238340 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 102139548391 ps |
CPU time | 1142.1 seconds |
Started | Jul 25 05:54:08 PM PDT 24 |
Finished | Jul 25 06:13:10 PM PDT 24 |
Peak memory | 347736 kb |
Host | smart-48cbe127-9d74-4bb8-a8b7-39eaa1912f82 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4076238340 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all_with_rand_reset.4076238340 |
Directory | /workspace/0.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/255.otp_ctrl_init_fail.3975275259 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 174899513 ps |
CPU time | 4.17 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-ab5426c5-5d62-4ff1-aca2-822b845a95bf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3975275259 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 255.otp_ctrl_init_fail.3975275259 |
Directory | /workspace/255.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_check_fail.27643435 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 1615200494 ps |
CPU time | 23.27 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 248944 kb |
Host | smart-51120599-7c29-4da3-b6c2-b4255ebb67e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=27643435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_check_fail.27643435 |
Directory | /workspace/47.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/261.otp_ctrl_init_fail.1738465715 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 161533569 ps |
CPU time | 4.16 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:36 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-f3d464e5-806e-42fa-966e-4c0a9868ffd1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1738465715 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 261.otp_ctrl_init_fail.1738465715 |
Directory | /workspace/261.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_init_fail.254318997 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 122344939 ps |
CPU time | 4.55 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:50 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-370da23a-7c62-4995-9b49-5f19aa0f40eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=254318997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_init_fail.254318997 |
Directory | /workspace/112.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_init_fail.2892068988 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 179934053 ps |
CPU time | 4.78 seconds |
Started | Jul 25 05:58:03 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-90eee8e2-f649-4d53-84db-1cc454314bde |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2892068988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_init_fail.2892068988 |
Directory | /workspace/186.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_stress_all_with_rand_reset.2935156039 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 85141074718 ps |
CPU time | 1177.63 seconds |
Started | Jul 25 05:57:14 PM PDT 24 |
Finished | Jul 25 06:16:52 PM PDT 24 |
Peak memory | 314656 kb |
Host | smart-fe336ae3-90cc-4546-a14d-ab7717198f36 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2935156039 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_stress_all_with_rand_reset.2935156039 |
Directory | /workspace/68.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all.2284807195 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 19394921455 ps |
CPU time | 102.15 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:58:09 PM PDT 24 |
Peak memory | 247280 kb |
Host | smart-a8c42c2e-08b6-480e-abfc-54842e255449 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2284807195 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all .2284807195 |
Directory | /workspace/41.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_macro_errs.4177555091 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 2709805275 ps |
CPU time | 23.32 seconds |
Started | Jul 25 05:54:58 PM PDT 24 |
Finished | Jul 25 05:55:22 PM PDT 24 |
Peak memory | 242820 kb |
Host | smart-46d3854b-b86e-4611-ae99-7dee81be894f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4177555091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_macro_errs.4177555091 |
Directory | /workspace/13.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_init_fail.1571853117 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 433377490 ps |
CPU time | 5.16 seconds |
Started | Jul 25 05:57:19 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-d1542084-daa5-4149-a23c-2afb2d2d0b43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1571853117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_init_fail.1571853117 |
Directory | /workspace/83.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/277.otp_ctrl_init_fail.3209400054 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 149386673 ps |
CPU time | 4.16 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:40 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-a1eda039-47ac-4cc9-8e4c-3076cc606447 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3209400054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 277.otp_ctrl_init_fail.3209400054 |
Directory | /workspace/277.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/250.otp_ctrl_init_fail.1526203733 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 3324858987 ps |
CPU time | 7.85 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:42 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-f703625a-64f5-4438-8fec-ca80fce10776 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1526203733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 250.otp_ctrl_init_fail.1526203733 |
Directory | /workspace/250.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_init_fail.690009174 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 385764485 ps |
CPU time | 5.09 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:30 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-65ab6ce8-e008-4c09-8bcd-58b90a896334 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=690009174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_init_fail.690009174 |
Directory | /workspace/23.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_alert_test.872569568 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 113532738 ps |
CPU time | 1.79 seconds |
Started | Jul 25 05:55:50 PM PDT 24 |
Finished | Jul 25 05:55:51 PM PDT 24 |
Peak memory | 241136 kb |
Host | smart-df0dfe4f-d275-4333-8657-91a3cf63a75d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=872569568 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_alert_test.872569568 |
Directory | /workspace/28.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_init_fail.2317039699 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 90170337 ps |
CPU time | 3.6 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:32 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-e0f0c56d-af45-4c67-8a43-b1cdd3aaa649 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2317039699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_init_fail.2317039699 |
Directory | /workspace/102.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_init_fail.2457082341 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 156772105 ps |
CPU time | 4.08 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:46 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-630fe356-d375-44e4-8b5e-2b083132b298 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2457082341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_init_fail.2457082341 |
Directory | /workspace/116.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all_with_rand_reset.836746013 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 59614699048 ps |
CPU time | 1622.85 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 06:23:13 PM PDT 24 |
Peak memory | 488020 kb |
Host | smart-3450658a-a0df-4a38-b0e2-4c3772cd5a55 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=836746013 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all_with_rand_reset.836746013 |
Directory | /workspace/33.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_stress_all_with_rand_reset.756584023 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 1503557471209 ps |
CPU time | 2654.25 seconds |
Started | Jul 25 05:57:12 PM PDT 24 |
Finished | Jul 25 06:41:26 PM PDT 24 |
Peak memory | 565928 kb |
Host | smart-ad833420-4d69-4387-b7fa-406d1268d0f7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=756584023 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_stress_all_with_rand_reset.756584023 |
Directory | /workspace/74.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_check_fail.1802688260 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 2616361657 ps |
CPU time | 17.03 seconds |
Started | Jul 25 05:55:24 PM PDT 24 |
Finished | Jul 25 05:55:41 PM PDT 24 |
Peak memory | 249036 kb |
Host | smart-fac1b22e-b675-4139-a3c0-eb579e2aaa87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1802688260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_check_fail.1802688260 |
Directory | /workspace/23.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/236.otp_ctrl_init_fail.290184586 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 147730871 ps |
CPU time | 4.02 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-107b963f-9dd9-401e-a4e3-14c081221d87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=290184586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 236.otp_ctrl_init_fail.290184586 |
Directory | /workspace/236.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_stress_all_with_rand_reset.2957081639 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 180102922220 ps |
CPU time | 2536.03 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 06:39:59 PM PDT 24 |
Peak memory | 662324 kb |
Host | smart-db24e5fe-4eb5-486c-a965-81cc82e92417 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2957081639 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_stress_all_with_rand_reset.2957081639 |
Directory | /workspace/85.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_intg_err.2587246014 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 23530766064 ps |
CPU time | 22.63 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:36 PM PDT 24 |
Peak memory | 244760 kb |
Host | smart-138c4f72-f577-4003-be84-bbff5d3d8ff1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2587246014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_in tg_err.2587246014 |
Directory | /workspace/5.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all.187795093 |
Short name | T1150 |
Test name | |
Test status | |
Simulation time | 5748279950 ps |
CPU time | 117.86 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:56:38 PM PDT 24 |
Peak memory | 257240 kb |
Host | smart-be07bc54-897e-4280-bcde-a88e68ae52a7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=187795093 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all.187795093 |
Directory | /workspace/8.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_regwen.2111171530 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 415825692 ps |
CPU time | 8.75 seconds |
Started | Jul 25 05:55:30 PM PDT 24 |
Finished | Jul 25 05:55:39 PM PDT 24 |
Peak memory | 248808 kb |
Host | smart-1d70eed7-2a57-4b97-b0bb-7fecf267f24a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2111171530 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_regwen.2111171530 |
Directory | /workspace/23.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_stress_all_with_rand_reset.1933571914 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 784228071155 ps |
CPU time | 1784.75 seconds |
Started | Jul 25 05:57:19 PM PDT 24 |
Finished | Jul 25 06:27:04 PM PDT 24 |
Peak memory | 455052 kb |
Host | smart-a5708493-9d4f-467b-9cb8-e12be5c9ae2a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1933571914 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_stress_all_with_rand_reset.1933571914 |
Directory | /workspace/82.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_check_fail.4219842438 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 25312798966 ps |
CPU time | 51.63 seconds |
Started | Jul 25 05:54:58 PM PDT 24 |
Finished | Jul 25 05:55:50 PM PDT 24 |
Peak memory | 249012 kb |
Host | smart-84bb1b0a-c7b8-4399-896e-6bf8768a1b2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4219842438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_check_fail.4219842438 |
Directory | /workspace/13.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_check_fail.4066988675 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 2053575455 ps |
CPU time | 33.38 seconds |
Started | Jul 25 05:54:41 PM PDT 24 |
Finished | Jul 25 05:55:15 PM PDT 24 |
Peak memory | 244184 kb |
Host | smart-6435d0b8-60c2-4df9-b56f-abfad2af9294 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4066988675 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_check_fail.4066988675 |
Directory | /workspace/9.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_stress_all_with_rand_reset.613852490 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 66106247540 ps |
CPU time | 367.73 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 06:03:51 PM PDT 24 |
Peak memory | 265348 kb |
Host | smart-06af0a1d-2c32-4f77-88c6-fe2ac6f5da30 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=613852490 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_stress_all_with_rand_reset.613852490 |
Directory | /workspace/88.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_parallel_lc_esc.1705757068 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 261636156 ps |
CPU time | 8.11 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242632 kb |
Host | smart-c1f9152a-6ab8-45c3-b16d-5cac386eb473 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1705757068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_parallel_lc_esc.1705757068 |
Directory | /workspace/127.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_init_fail.1424394378 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 578603761 ps |
CPU time | 4.16 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:56:31 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-203ec5a6-39a2-4708-8f17-813094e47134 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1424394378 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_init_fail.1424394378 |
Directory | /workspace/42.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/116.otp_ctrl_parallel_lc_esc.695285816 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 166845856 ps |
CPU time | 5.08 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-cb28834c-02b4-4bc1-9ac3-fdbd46e07232 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=695285816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 116.otp_ctrl_parallel_lc_esc.695285816 |
Directory | /workspace/116.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_regwen.1398226805 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 286508526 ps |
CPU time | 9.8 seconds |
Started | Jul 25 05:56:23 PM PDT 24 |
Finished | Jul 25 05:56:32 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-df367ca0-743b-4475-a797-dac6f5cf339e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1398226805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_regwen.1398226805 |
Directory | /workspace/39.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_rw.3585190970 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 38689966 ps |
CPU time | 1.46 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:14 PM PDT 24 |
Peak memory | 240496 kb |
Host | smart-a3bd53fb-dc57-4332-8689-d568d0892285 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3585190970 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_rw.3585190970 |
Directory | /workspace/2.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all.3822552531 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 15344906318 ps |
CPU time | 120.4 seconds |
Started | Jul 25 05:55:22 PM PDT 24 |
Finished | Jul 25 05:57:23 PM PDT 24 |
Peak memory | 247136 kb |
Host | smart-ecffb08f-89a2-43a9-b7fb-2d25686b21b9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3822552531 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all .3822552531 |
Directory | /workspace/22.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_esc.655174697 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 181792662 ps |
CPU time | 10.07 seconds |
Started | Jul 25 05:55:49 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-e6c57d40-8960-4e08-9c1f-0cb054ac5418 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=655174697 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_esc.655174697 |
Directory | /workspace/29.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_intg_err.2400296945 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 20305467308 ps |
CPU time | 24.64 seconds |
Started | Jul 25 05:45:33 PM PDT 24 |
Finished | Jul 25 05:45:57 PM PDT 24 |
Peak memory | 238904 kb |
Host | smart-11976882-7d96-4773-b162-e2f73f0f3dba |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2400296945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_i ntg_err.2400296945 |
Directory | /workspace/10.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_esc.3688348225 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 3618246119 ps |
CPU time | 8.64 seconds |
Started | Jul 25 05:54:06 PM PDT 24 |
Finished | Jul 25 05:54:15 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-3c3cb67c-1443-4131-8ca9-0603a04d5392 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3688348225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_esc.3688348225 |
Directory | /workspace/1.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_parallel_lc_esc.1507358413 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 3768505480 ps |
CPU time | 26.95 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-b8b0c2d5-76d3-49c6-ad70-adccf09bfa66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1507358413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_parallel_lc_esc.1507358413 |
Directory | /workspace/141.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_parallel_lc_esc.1931548766 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 1164445020 ps |
CPU time | 20.53 seconds |
Started | Jul 25 05:57:58 PM PDT 24 |
Finished | Jul 25 05:58:18 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-fa47ec2f-616a-4f92-ac60-78b669d588c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1931548766 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_parallel_lc_esc.1931548766 |
Directory | /workspace/173.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_parallel_lc_esc.362057457 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 129323350 ps |
CPU time | 3.75 seconds |
Started | Jul 25 05:57:54 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-349aae1c-7f32-40ff-a55a-d7456646a133 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=362057457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_parallel_lc_esc.362057457 |
Directory | /workspace/174.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/245.otp_ctrl_init_fail.3231612160 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 3038863692 ps |
CPU time | 8.18 seconds |
Started | Jul 25 05:58:36 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-470a59d6-6f47-4409-8ac6-454645d957a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3231612160 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 245.otp_ctrl_init_fail.3231612160 |
Directory | /workspace/245.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_esc.2649285011 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 2283293065 ps |
CPU time | 5.88 seconds |
Started | Jul 25 05:55:41 PM PDT 24 |
Finished | Jul 25 05:55:47 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-7e4b48fe-081d-49dc-9efe-fc5abf7162b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2649285011 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_esc.2649285011 |
Directory | /workspace/27.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all.1658100103 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 70238434735 ps |
CPU time | 189.85 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:59:34 PM PDT 24 |
Peak memory | 262568 kb |
Host | smart-e71ab559-9ce2-4c98-a99c-eb033377c1ad |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1658100103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all .1658100103 |
Directory | /workspace/40.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_macro_errs.2855667202 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 619034527 ps |
CPU time | 14.31 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:29 PM PDT 24 |
Peak memory | 243632 kb |
Host | smart-5527fd8e-7a8a-4484-8247-7d1a7c2c58bf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2855667202 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_macro_errs.2855667202 |
Directory | /workspace/19.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_check_fail.3586489881 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 685666662 ps |
CPU time | 23.47 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:48 PM PDT 24 |
Peak memory | 243448 kb |
Host | smart-fc52f47e-81ae-4170-ba52-aeb5fa8c49b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3586489881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_check_fail.3586489881 |
Directory | /workspace/21.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_regwen.2075260848 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 232362846 ps |
CPU time | 7.43 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 05:55:55 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-04041d6f-dc7a-4a9d-98fa-0de4eb575045 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2075260848 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_regwen.2075260848 |
Directory | /workspace/29.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_rw.1229047780 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 162602075 ps |
CPU time | 1.91 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:45 PM PDT 24 |
Peak memory | 241440 kb |
Host | smart-199309c1-b609-4990-89d7-1b17c2bd0bbe |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1229047780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_rw.1229047780 |
Directory | /workspace/16.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_check_fail.3901894821 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 6364615633 ps |
CPU time | 13.71 seconds |
Started | Jul 25 05:55:58 PM PDT 24 |
Finished | Jul 25 05:56:12 PM PDT 24 |
Peak memory | 243684 kb |
Host | smart-853585aa-2db5-41d3-a838-f2a0a4ff681a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3901894821 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_check_fail.3901894821 |
Directory | /workspace/30.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_stress_all_with_rand_reset.1425232724 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 1592667675275 ps |
CPU time | 3308.37 seconds |
Started | Jul 25 05:57:06 PM PDT 24 |
Finished | Jul 25 06:52:15 PM PDT 24 |
Peak memory | 428312 kb |
Host | smart-850aaba0-09d8-4f1e-86d3-4f9eeaef8b58 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1425232724 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_stress_all_with_rand_reset.1425232724 |
Directory | /workspace/64.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_init_fail.2958332286 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 144913085 ps |
CPU time | 3.73 seconds |
Started | Jul 25 05:54:58 PM PDT 24 |
Finished | Jul 25 05:55:02 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-b0aa2c56-2fa6-42a4-a30a-de22ca8cf975 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2958332286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_init_fail.2958332286 |
Directory | /workspace/14.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/268.otp_ctrl_init_fail.2458626920 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 205094962 ps |
CPU time | 4.12 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-319955aa-a3f3-46ab-b2b4-76893be8fa7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2458626920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 268.otp_ctrl_init_fail.2458626920 |
Directory | /workspace/268.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_init_fail.57639125 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 95509661 ps |
CPU time | 3.22 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:54:11 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-8a229790-5d15-421b-9d98-bf57fd5d6c9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=57639125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_init_fail.57639125 |
Directory | /workspace/1.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_init_fail.2353311051 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 112971135 ps |
CPU time | 4 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-8c18cb87-c4f2-42e8-8bc2-328051d52baf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2353311051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_init_fail.2353311051 |
Directory | /workspace/122.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_req.1420677910 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 1463004548 ps |
CPU time | 19.89 seconds |
Started | Jul 25 05:54:09 PM PDT 24 |
Finished | Jul 25 05:54:29 PM PDT 24 |
Peak memory | 248864 kb |
Host | smart-983b3d69-4d8f-4fdb-9b55-11f0591ac96c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1420677910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_req.1420677910 |
Directory | /workspace/2.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_parallel_lc_esc.747994518 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 149719625 ps |
CPU time | 3.8 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-9c58e7dc-2648-4ca1-8344-e90f609dcd56 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=747994518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_parallel_lc_esc.747994518 |
Directory | /workspace/113.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_regwen.3822185272 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 266808732 ps |
CPU time | 5.54 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-c206f239-fb39-41fa-a45f-71f2a76703a4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3822185272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_regwen.3822185272 |
Directory | /workspace/26.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all.2754944598 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 11843812794 ps |
CPU time | 114.02 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 05:56:38 PM PDT 24 |
Peak memory | 251676 kb |
Host | smart-724245d9-8515-4465-8b23-91a94583d6e2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2754944598 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all .2754944598 |
Directory | /workspace/10.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_regwen.1579628442 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 236105281 ps |
CPU time | 6.53 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:26 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-08bc65df-a4be-4249-a567-93a8cb6e8599 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1579628442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_regwen.1579628442 |
Directory | /workspace/2.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all.1988516978 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 3896215408 ps |
CPU time | 62.65 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 246408 kb |
Host | smart-5f908517-1a5e-4af0-b514-d1038bdb1f8d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1988516978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all .1988516978 |
Directory | /workspace/37.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_wake_up.2974526379 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 93372580 ps |
CPU time | 1.64 seconds |
Started | Jul 25 05:53:52 PM PDT 24 |
Finished | Jul 25 05:53:53 PM PDT 24 |
Peak memory | 241056 kb |
Host | smart-4efae133-86f7-4a16-a81c-e105d8d0cfb8 |
User | root |
Command | /workspace/default/simv +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2974526379 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_wake_up_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_wake_up.2974526379 |
Directory | /workspace/0.otp_ctrl_wake_up/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_stress_all.4217191626 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 16642751226 ps |
CPU time | 90.12 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:56:10 PM PDT 24 |
Peak memory | 246060 kb |
Host | smart-939e8125-cfe1-4515-91e7-460e32352e17 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4217191626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_stress_all. 4217191626 |
Directory | /workspace/9.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_intg_err.2506921996 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 1220006871 ps |
CPU time | 19.11 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:46:10 PM PDT 24 |
Peak memory | 244060 kb |
Host | smart-8e9f381f-fe32-4fa7-aa56-3d7c188f6146 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2506921996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_i ntg_err.2506921996 |
Directory | /workspace/18.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_intg_err.446922453 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 1276443274 ps |
CPU time | 17.96 seconds |
Started | Jul 25 05:45:11 PM PDT 24 |
Finished | Jul 25 05:45:29 PM PDT 24 |
Peak memory | 244092 kb |
Host | smart-452eb1a7-2d1b-47a9-afe7-098fa9605cce |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=446922453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_int g_err.446922453 |
Directory | /workspace/3.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_stress_all.3477093395 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 72118644193 ps |
CPU time | 118.26 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 275400 kb |
Host | smart-72dbb4d6-6802-457d-b0e1-13c0792b4a34 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3477093395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_stress_all .3477093395 |
Directory | /workspace/26.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all_with_rand_reset.1525063960 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 23098704980 ps |
CPU time | 378.31 seconds |
Started | Jul 25 05:56:51 PM PDT 24 |
Finished | Jul 25 06:03:10 PM PDT 24 |
Peak memory | 272260 kb |
Host | smart-7ed2852e-2a9a-4f66-b501-bf4b5cce1ebd |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1525063960 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all_with_rand_reset.1525063960 |
Directory | /workspace/48.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_req.3121941366 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 2667434554 ps |
CPU time | 21.8 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:53 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-a4f99061-405b-4728-b215-39734de2458f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3121941366 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_req.3121941366 |
Directory | /workspace/24.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_init_fail.3742174890 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 174060555 ps |
CPU time | 3.9 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-04141abd-909e-46c3-adab-f1ee55f0fd0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3742174890 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_init_fail.3742174890 |
Directory | /workspace/170.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/241.otp_ctrl_init_fail.3245383900 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 595983678 ps |
CPU time | 4.53 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-c0eb03a6-596a-4fdb-bf78-b09a091c81d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3245383900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 241.otp_ctrl_init_fail.3245383900 |
Directory | /workspace/241.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_init_fail.3728601081 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 2651223201 ps |
CPU time | 6.83 seconds |
Started | Jul 25 05:56:25 PM PDT 24 |
Finished | Jul 25 05:56:32 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-e9e06787-be7c-4419-86ac-f92a9773f483 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3728601081 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_init_fail.3728601081 |
Directory | /workspace/40.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_stress_all.24461456 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 39760499143 ps |
CPU time | 122.21 seconds |
Started | Jul 25 05:54:48 PM PDT 24 |
Finished | Jul 25 05:56:50 PM PDT 24 |
Peak memory | 257172 kb |
Host | smart-4aa93d0b-6b8c-448c-8da5-009fdfe854da |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=24461456 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress_ all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_stress_all.24461456 |
Directory | /workspace/12.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_esc.3250718801 |
Short name | T1125 |
Test name | |
Test status | |
Simulation time | 576367119 ps |
CPU time | 10.35 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:56:32 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-339c0938-9b03-44bd-8723-fb043249ba6a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3250718801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_esc.3250718801 |
Directory | /workspace/38.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_req.3537788763 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 635213447 ps |
CPU time | 7.5 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:49 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-736d7fe8-4f29-4587-b650-e679a0a5ebc9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3537788763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_req.3537788763 |
Directory | /workspace/10.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_macro_errs.1292451616 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 17049584982 ps |
CPU time | 38.14 seconds |
Started | Jul 25 05:55:01 PM PDT 24 |
Finished | Jul 25 05:55:40 PM PDT 24 |
Peak memory | 246628 kb |
Host | smart-cc48d03b-3afb-4ed0-939d-41111d284b80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1292451616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_macro_errs.1292451616 |
Directory | /workspace/15.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_aliasing.3106823005 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 102863851 ps |
CPU time | 3.69 seconds |
Started | Jul 25 05:45:03 PM PDT 24 |
Finished | Jul 25 05:45:07 PM PDT 24 |
Peak memory | 238876 kb |
Host | smart-d6d334b1-e52e-4a8a-a0af-5e5d333c2cff |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3106823005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_alia sing.3106823005 |
Directory | /workspace/0.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_bit_bash.3697840692 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 403384749 ps |
CPU time | 9.76 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:12 PM PDT 24 |
Peak memory | 238824 kb |
Host | smart-03a0e565-a959-4cb1-bcb3-a3a36bdd59f2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3697840692 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_bit_ bash.3697840692 |
Directory | /workspace/0.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_hw_reset.4228523212 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 150821999 ps |
CPU time | 2.17 seconds |
Started | Jul 25 05:45:00 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 240576 kb |
Host | smart-d15a53ef-828b-4586-96f3-fe6f2836f390 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4228523212 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_hw_r eset.4228523212 |
Directory | /workspace/0.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_mem_rw_with_rand_reset.607606532 |
Short name | T1238 |
Test name | |
Test status | |
Simulation time | 102599541 ps |
CPU time | 3.14 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:05 PM PDT 24 |
Peak memory | 247064 kb |
Host | smart-6a287d2e-3031-46ac-8563-92974545fa68 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=607606532 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_mem_rw_with_rand_reset.607606532 |
Directory | /workspace/0.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_csr_rw.2882458986 |
Short name | T1248 |
Test name | |
Test status | |
Simulation time | 43765447 ps |
CPU time | 1.69 seconds |
Started | Jul 25 05:45:03 PM PDT 24 |
Finished | Jul 25 05:45:05 PM PDT 24 |
Peak memory | 241156 kb |
Host | smart-779e04d2-0b89-44f5-8d94-8eae5c261596 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2882458986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_csr_rw.2882458986 |
Directory | /workspace/0.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_intr_test.2526480447 |
Short name | T1239 |
Test name | |
Test status | |
Simulation time | 37629100 ps |
CPU time | 1.38 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:04 PM PDT 24 |
Peak memory | 230304 kb |
Host | smart-4080ee07-2f7b-42de-9b0a-9cb8241e1485 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2526480447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_intr_test.2526480447 |
Directory | /workspace/0.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_partial_access.7806172 |
Short name | T1250 |
Test name | |
Test status | |
Simulation time | 79262533 ps |
CPU time | 1.44 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:02 PM PDT 24 |
Peak memory | 229512 kb |
Host | smart-8ec3a612-d767-4f1f-b27b-57f0a0dca89a |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=7806172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_m em_partial_access.7806172 |
Directory | /workspace/0.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_mem_walk.1624509759 |
Short name | T1240 |
Test name | |
Test status | |
Simulation time | 106798335 ps |
CPU time | 1.38 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 230676 kb |
Host | smart-6ec33415-42ac-46a0-a3bb-f4c37f6f6903 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1624509759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_mem_walk .1624509759 |
Directory | /workspace/0.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_same_csr_outstanding.2973995945 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 52987957 ps |
CPU time | 2.16 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 238800 kb |
Host | smart-b18a0cee-ab04-409b-b7f9-3055e9785548 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2973995945 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_c trl_same_csr_outstanding.2973995945 |
Directory | /workspace/0.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_errors.2062203187 |
Short name | T1273 |
Test name | |
Test status | |
Simulation time | 105577012 ps |
CPU time | 4.69 seconds |
Started | Jul 25 05:45:00 PM PDT 24 |
Finished | Jul 25 05:45:05 PM PDT 24 |
Peak memory | 245916 kb |
Host | smart-2b8f5dd1-c26a-4e08-bbf7-9265242ee1df |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2062203187 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_errors.2062203187 |
Directory | /workspace/0.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.otp_ctrl_tl_intg_err.2304831504 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 1278976771 ps |
CPU time | 19.81 seconds |
Started | Jul 25 05:44:58 PM PDT 24 |
Finished | Jul 25 05:45:18 PM PDT 24 |
Peak memory | 244124 kb |
Host | smart-83433cbf-a9fd-47ca-bc80-eb03af819038 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2304831504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_tl_in tg_err.2304831504 |
Directory | /workspace/0.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_aliasing.3620804471 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 887797793 ps |
CPU time | 4.34 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:06 PM PDT 24 |
Peak memory | 238892 kb |
Host | smart-5fd004d7-1c1b-41c5-98fd-3c730109f867 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3620804471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_alia sing.3620804471 |
Directory | /workspace/1.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_bit_bash.1947734027 |
Short name | T1270 |
Test name | |
Test status | |
Simulation time | 376722228 ps |
CPU time | 4.65 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:07 PM PDT 24 |
Peak memory | 238924 kb |
Host | smart-e836063b-5704-4b36-8070-843e9b763ff1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1947734027 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_bit_ bash.1947734027 |
Directory | /workspace/1.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_hw_reset.3171283909 |
Short name | T1328 |
Test name | |
Test status | |
Simulation time | 72431331 ps |
CPU time | 1.85 seconds |
Started | Jul 25 05:45:03 PM PDT 24 |
Finished | Jul 25 05:45:05 PM PDT 24 |
Peak memory | 240664 kb |
Host | smart-f0aee8b0-497c-4fef-a79f-588f0217cbb3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3171283909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_hw_r eset.3171283909 |
Directory | /workspace/1.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_mem_rw_with_rand_reset.95834807 |
Short name | T1257 |
Test name | |
Test status | |
Simulation time | 140132317 ps |
CPU time | 2.7 seconds |
Started | Jul 25 05:45:00 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 247016 kb |
Host | smart-3397095c-3e95-45d0-b4f5-ed4890814860 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=95834807 -assert nopostproc +UVM_TESTNAME=o tp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb - cm_log /dev/null -cm_name 1.otp_ctrl_csr_mem_rw_with_rand_reset.95834807 |
Directory | /workspace/1.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_csr_rw.1893456850 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 171891457 ps |
CPU time | 1.87 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:04 PM PDT 24 |
Peak memory | 241200 kb |
Host | smart-5e366aa2-9fee-45e1-bf7f-46aec319eb9e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1893456850 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_csr_rw.1893456850 |
Directory | /workspace/1.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_intr_test.3236193465 |
Short name | T1236 |
Test name | |
Test status | |
Simulation time | 54889998 ps |
CPU time | 1.49 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 230020 kb |
Host | smart-538e2916-7ddb-44f2-9021-077daa14bd0c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3236193465 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_intr_test.3236193465 |
Directory | /workspace/1.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_partial_access.667566556 |
Short name | T1314 |
Test name | |
Test status | |
Simulation time | 559159440 ps |
CPU time | 1.86 seconds |
Started | Jul 25 05:45:03 PM PDT 24 |
Finished | Jul 25 05:45:05 PM PDT 24 |
Peak memory | 230380 kb |
Host | smart-a66632c6-49d3-48a7-b6c4-2556d9244fbb |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=667566556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl _mem_partial_access.667566556 |
Directory | /workspace/1.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_mem_walk.810428935 |
Short name | T1259 |
Test name | |
Test status | |
Simulation time | 565089180 ps |
CPU time | 1.71 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 229888 kb |
Host | smart-d3af976a-7703-426f-852b-609273626a86 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=810428935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_mem_walk. 810428935 |
Directory | /workspace/1.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_same_csr_outstanding.2191226435 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 1249070726 ps |
CPU time | 4 seconds |
Started | Jul 25 05:45:04 PM PDT 24 |
Finished | Jul 25 05:45:08 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-7f99526a-c1ef-4c09-a3d7-20da70b74b58 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2191226435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_c trl_same_csr_outstanding.2191226435 |
Directory | /workspace/1.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_errors.1377647189 |
Short name | T1206 |
Test name | |
Test status | |
Simulation time | 181827296 ps |
CPU time | 3.38 seconds |
Started | Jul 25 05:45:02 PM PDT 24 |
Finished | Jul 25 05:45:05 PM PDT 24 |
Peak memory | 245948 kb |
Host | smart-b02b11ac-3ce9-4397-9e38-960a390efa98 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1377647189 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_errors.1377647189 |
Directory | /workspace/1.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.otp_ctrl_tl_intg_err.1161004125 |
Short name | T1316 |
Test name | |
Test status | |
Simulation time | 755992051 ps |
CPU time | 10.85 seconds |
Started | Jul 25 05:45:03 PM PDT 24 |
Finished | Jul 25 05:45:14 PM PDT 24 |
Peak memory | 243604 kb |
Host | smart-f99ced61-a563-4551-956e-e323a210d2d0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1161004125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_tl_in tg_err.1161004125 |
Directory | /workspace/1.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_mem_rw_with_rand_reset.3974107027 |
Short name | T1253 |
Test name | |
Test status | |
Simulation time | 1143507499 ps |
CPU time | 2.12 seconds |
Started | Jul 25 05:45:29 PM PDT 24 |
Finished | Jul 25 05:45:32 PM PDT 24 |
Peak memory | 244252 kb |
Host | smart-15e9e087-5fa0-470c-a8fc-61521316cb8f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3974107027 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_mem_rw_with_rand_reset.3974107027 |
Directory | /workspace/10.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_csr_rw.569408008 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 62149756 ps |
CPU time | 1.73 seconds |
Started | Jul 25 05:45:29 PM PDT 24 |
Finished | Jul 25 05:45:31 PM PDT 24 |
Peak memory | 241148 kb |
Host | smart-55a209ea-ee33-4a72-a1f3-0cd6216a377f |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=569408008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_csr_rw.569408008 |
Directory | /workspace/10.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_intr_test.318759615 |
Short name | T1324 |
Test name | |
Test status | |
Simulation time | 573057544 ps |
CPU time | 1.57 seconds |
Started | Jul 25 05:45:28 PM PDT 24 |
Finished | Jul 25 05:45:30 PM PDT 24 |
Peak memory | 229916 kb |
Host | smart-dfff03f1-9ab0-4d31-87e8-bd09d44f14e1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=318759615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_intr_test.318759615 |
Directory | /workspace/10.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_same_csr_outstanding.3818055330 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 129277860 ps |
CPU time | 3.2 seconds |
Started | Jul 25 05:45:30 PM PDT 24 |
Finished | Jul 25 05:45:33 PM PDT 24 |
Peak memory | 242012 kb |
Host | smart-56111532-26f5-4302-b0ff-98801d31aef7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3818055330 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ ctrl_same_csr_outstanding.3818055330 |
Directory | /workspace/10.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.otp_ctrl_tl_errors.884488649 |
Short name | T1242 |
Test name | |
Test status | |
Simulation time | 151771738 ps |
CPU time | 2.93 seconds |
Started | Jul 25 05:45:29 PM PDT 24 |
Finished | Jul 25 05:45:32 PM PDT 24 |
Peak memory | 245728 kb |
Host | smart-a75f8fc3-0408-435a-8ca1-4543572cf8ec |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=884488649 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_tl_errors.884488649 |
Directory | /workspace/10.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_mem_rw_with_rand_reset.3960439398 |
Short name | T1292 |
Test name | |
Test status | |
Simulation time | 118925788 ps |
CPU time | 2.89 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 245000 kb |
Host | smart-320ce4c7-6373-4e05-afce-4895ec458403 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3960439398 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_mem_rw_with_rand_reset.3960439398 |
Directory | /workspace/11.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_csr_rw.2237437724 |
Short name | T1265 |
Test name | |
Test status | |
Simulation time | 77573228 ps |
CPU time | 1.77 seconds |
Started | Jul 25 05:45:31 PM PDT 24 |
Finished | Jul 25 05:45:33 PM PDT 24 |
Peak memory | 238760 kb |
Host | smart-d96fe7de-7ece-4d4c-8f71-1bd8890fc8cb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2237437724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_csr_rw.2237437724 |
Directory | /workspace/11.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_intr_test.697247520 |
Short name | T1293 |
Test name | |
Test status | |
Simulation time | 39298622 ps |
CPU time | 1.43 seconds |
Started | Jul 25 05:45:30 PM PDT 24 |
Finished | Jul 25 05:45:31 PM PDT 24 |
Peak memory | 230000 kb |
Host | smart-ef8da726-c59e-43f3-96c3-2fa9a7ff0d3f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=697247520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_intr_test.697247520 |
Directory | /workspace/11.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_same_csr_outstanding.45183285 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 129905833 ps |
CPU time | 2.41 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 238864 kb |
Host | smart-0b95d6d7-67fa-4a91-a062-4d126da02016 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=45183285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ct rl_same_csr_outstanding.45183285 |
Directory | /workspace/11.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_errors.321971599 |
Short name | T1216 |
Test name | |
Test status | |
Simulation time | 100436494 ps |
CPU time | 3.58 seconds |
Started | Jul 25 05:45:29 PM PDT 24 |
Finished | Jul 25 05:45:33 PM PDT 24 |
Peak memory | 245632 kb |
Host | smart-fe7e26ff-ded3-4552-b103-97e38d02e087 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=321971599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_errors.321971599 |
Directory | /workspace/11.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.otp_ctrl_tl_intg_err.427222108 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 4961356109 ps |
CPU time | 20.08 seconds |
Started | Jul 25 05:45:31 PM PDT 24 |
Finished | Jul 25 05:45:51 PM PDT 24 |
Peak memory | 238892 kb |
Host | smart-bdfd0fdb-770b-472a-af67-b68e1a7e5525 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=427222108 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_tl_in tg_err.427222108 |
Directory | /workspace/11.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_mem_rw_with_rand_reset.667179601 |
Short name | T1243 |
Test name | |
Test status | |
Simulation time | 437043606 ps |
CPU time | 3.39 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:45 PM PDT 24 |
Peak memory | 247068 kb |
Host | smart-f8dc6d9e-4ae4-43de-a360-f8a6b574adbb |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=667179601 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_mem_rw_with_rand_reset.667179601 |
Directory | /workspace/12.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_csr_rw.1861085016 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 74895209 ps |
CPU time | 1.61 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-9894f88d-a8f7-4058-8633-e373925262c0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1861085016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_csr_rw.1861085016 |
Directory | /workspace/12.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_intr_test.3517926404 |
Short name | T1213 |
Test name | |
Test status | |
Simulation time | 129385373 ps |
CPU time | 1.43 seconds |
Started | Jul 25 05:45:39 PM PDT 24 |
Finished | Jul 25 05:45:40 PM PDT 24 |
Peak memory | 230276 kb |
Host | smart-1816881f-8a53-4ce9-bf91-29255ac21737 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3517926404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_intr_test.3517926404 |
Directory | /workspace/12.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_same_csr_outstanding.4277889923 |
Short name | T1326 |
Test name | |
Test status | |
Simulation time | 225705634 ps |
CPU time | 3.57 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:46 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-329fc4fb-5337-4661-9f87-239ac08a04bd |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4277889923 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ ctrl_same_csr_outstanding.4277889923 |
Directory | /workspace/12.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_errors.1711453873 |
Short name | T1307 |
Test name | |
Test status | |
Simulation time | 159239785 ps |
CPU time | 5.49 seconds |
Started | Jul 25 05:45:58 PM PDT 24 |
Finished | Jul 25 05:46:04 PM PDT 24 |
Peak memory | 246048 kb |
Host | smart-7fd0f641-203c-49e3-b671-d7777f3b9e0f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1711453873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_errors.1711453873 |
Directory | /workspace/12.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.otp_ctrl_tl_intg_err.1281130944 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 2048616571 ps |
CPU time | 21.23 seconds |
Started | Jul 25 05:45:40 PM PDT 24 |
Finished | Jul 25 05:46:01 PM PDT 24 |
Peak memory | 245060 kb |
Host | smart-899de1a6-42b1-4fbd-a6f3-f32056a22aeb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1281130944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_tl_i ntg_err.1281130944 |
Directory | /workspace/12.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_mem_rw_with_rand_reset.2343235074 |
Short name | T1234 |
Test name | |
Test status | |
Simulation time | 64193528 ps |
CPU time | 2.07 seconds |
Started | Jul 25 05:45:40 PM PDT 24 |
Finished | Jul 25 05:45:42 PM PDT 24 |
Peak memory | 244896 kb |
Host | smart-837a1aa8-f1fb-4975-8ea9-6dd08eb7a430 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2343235074 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_mem_rw_with_rand_reset.2343235074 |
Directory | /workspace/13.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_csr_rw.1877165313 |
Short name | T1301 |
Test name | |
Test status | |
Simulation time | 82251040 ps |
CPU time | 1.62 seconds |
Started | Jul 25 05:45:43 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 238864 kb |
Host | smart-4de1a2d8-53b9-42e0-9d75-705fe694188d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1877165313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_csr_rw.1877165313 |
Directory | /workspace/13.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_intr_test.2084554687 |
Short name | T1284 |
Test name | |
Test status | |
Simulation time | 96460162 ps |
CPU time | 1.6 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 230720 kb |
Host | smart-1fd6501a-80bc-4baa-84e0-a8f88dac704b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2084554687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_intr_test.2084554687 |
Directory | /workspace/13.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_same_csr_outstanding.158892435 |
Short name | T1268 |
Test name | |
Test status | |
Simulation time | 299844468 ps |
CPU time | 3.85 seconds |
Started | Jul 25 05:45:40 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 238884 kb |
Host | smart-55d350aa-fbc5-4346-99c6-80c967658a32 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=158892435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_c trl_same_csr_outstanding.158892435 |
Directory | /workspace/13.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_errors.1143743276 |
Short name | T1310 |
Test name | |
Test status | |
Simulation time | 141379732 ps |
CPU time | 3.65 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:45:45 PM PDT 24 |
Peak memory | 238824 kb |
Host | smart-34183ede-3055-4173-892e-68e22b9a145b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1143743276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_errors.1143743276 |
Directory | /workspace/13.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.otp_ctrl_tl_intg_err.2054436323 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 3230614489 ps |
CPU time | 10.11 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 244360 kb |
Host | smart-32296ea2-f1ef-4960-8116-3097c27c6b8c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2054436323 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_tl_i ntg_err.2054436323 |
Directory | /workspace/13.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_mem_rw_with_rand_reset.1536291944 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 71617308 ps |
CPU time | 2.7 seconds |
Started | Jul 25 05:45:43 PM PDT 24 |
Finished | Jul 25 05:45:46 PM PDT 24 |
Peak memory | 247100 kb |
Host | smart-313aee4d-a10b-4659-8f2d-8baa1381aba5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1536291944 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_mem_rw_with_rand_reset.1536291944 |
Directory | /workspace/14.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_csr_rw.1564161005 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 40454430 ps |
CPU time | 1.67 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:43 PM PDT 24 |
Peak memory | 238828 kb |
Host | smart-b3b6366e-a422-4b5a-924f-835f8b476b11 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1564161005 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_csr_rw.1564161005 |
Directory | /workspace/14.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_intr_test.3073906382 |
Short name | T1325 |
Test name | |
Test status | |
Simulation time | 74795914 ps |
CPU time | 1.42 seconds |
Started | Jul 25 05:45:43 PM PDT 24 |
Finished | Jul 25 05:45:45 PM PDT 24 |
Peak memory | 230228 kb |
Host | smart-2cef6160-26b5-4d50-9bd7-3a415cdc5fea |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3073906382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_intr_test.3073906382 |
Directory | /workspace/14.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_same_csr_outstanding.1926021968 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 419757872 ps |
CPU time | 3.82 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:46 PM PDT 24 |
Peak memory | 238852 kb |
Host | smart-b62391ca-75b9-412a-a98c-15e5e0c0a0f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1926021968 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ ctrl_same_csr_outstanding.1926021968 |
Directory | /workspace/14.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.otp_ctrl_tl_errors.1402732864 |
Short name | T1201 |
Test name | |
Test status | |
Simulation time | 217780528 ps |
CPU time | 3.65 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:45:45 PM PDT 24 |
Peak memory | 245840 kb |
Host | smart-4da3d740-771b-49ac-bcb6-e20d385c3e01 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1402732864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_tl_errors.1402732864 |
Directory | /workspace/14.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_mem_rw_with_rand_reset.2898514325 |
Short name | T1241 |
Test name | |
Test status | |
Simulation time | 401986147 ps |
CPU time | 4.4 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:45:48 PM PDT 24 |
Peak memory | 247024 kb |
Host | smart-ce8e1647-acbf-4516-8230-38acaeeb9aa2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2898514325 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_mem_rw_with_rand_reset.2898514325 |
Directory | /workspace/15.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_csr_rw.4010554734 |
Short name | T1321 |
Test name | |
Test status | |
Simulation time | 47020463 ps |
CPU time | 1.8 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:45:46 PM PDT 24 |
Peak memory | 238844 kb |
Host | smart-f1ae7083-c870-46b6-a37b-58f2a4a2ad9e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4010554734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_csr_rw.4010554734 |
Directory | /workspace/15.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_intr_test.3957351924 |
Short name | T1221 |
Test name | |
Test status | |
Simulation time | 35905616 ps |
CPU time | 1.32 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:45:46 PM PDT 24 |
Peak memory | 230656 kb |
Host | smart-1e7c2cd6-42bc-4fc8-aca9-e1f378ad94a7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3957351924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_intr_test.3957351924 |
Directory | /workspace/15.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_same_csr_outstanding.1340406368 |
Short name | T1260 |
Test name | |
Test status | |
Simulation time | 135104245 ps |
CPU time | 3.49 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:45:47 PM PDT 24 |
Peak memory | 238852 kb |
Host | smart-5b842fea-9c6b-42c2-b59d-b906cfdd6f17 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1340406368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ ctrl_same_csr_outstanding.1340406368 |
Directory | /workspace/15.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_errors.1004828517 |
Short name | T1252 |
Test name | |
Test status | |
Simulation time | 205269825 ps |
CPU time | 4.33 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:45:48 PM PDT 24 |
Peak memory | 246080 kb |
Host | smart-cffdea03-b52e-4ba1-bf64-8d45002255c8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1004828517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_errors.1004828517 |
Directory | /workspace/15.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.otp_ctrl_tl_intg_err.2654842897 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 1557902867 ps |
CPU time | 19.14 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:46:03 PM PDT 24 |
Peak memory | 238972 kb |
Host | smart-284023f7-188e-4963-9fb1-43d69893229d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2654842897 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_tl_i ntg_err.2654842897 |
Directory | /workspace/15.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_csr_mem_rw_with_rand_reset.1055455816 |
Short name | T1272 |
Test name | |
Test status | |
Simulation time | 294512289 ps |
CPU time | 2.2 seconds |
Started | Jul 25 05:45:49 PM PDT 24 |
Finished | Jul 25 05:45:51 PM PDT 24 |
Peak memory | 246088 kb |
Host | smart-f9b27e8a-658d-41f6-865c-503920200f73 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1055455816 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_csr_mem_rw_with_rand_reset.1055455816 |
Directory | /workspace/16.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_intr_test.450201584 |
Short name | T1204 |
Test name | |
Test status | |
Simulation time | 144284509 ps |
CPU time | 1.59 seconds |
Started | Jul 25 05:45:42 PM PDT 24 |
Finished | Jul 25 05:45:44 PM PDT 24 |
Peak memory | 230000 kb |
Host | smart-2301e114-aa79-4e0d-bd18-d688beb891c0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=450201584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_intr_test.450201584 |
Directory | /workspace/16.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_same_csr_outstanding.4288257753 |
Short name | T1291 |
Test name | |
Test status | |
Simulation time | 300549949 ps |
CPU time | 2.7 seconds |
Started | Jul 25 05:45:44 PM PDT 24 |
Finished | Jul 25 05:45:47 PM PDT 24 |
Peak memory | 238860 kb |
Host | smart-8bbdd0f5-34bb-455d-a532-d1d475e3f908 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4288257753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ ctrl_same_csr_outstanding.4288257753 |
Directory | /workspace/16.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_errors.2652014779 |
Short name | T1220 |
Test name | |
Test status | |
Simulation time | 173405821 ps |
CPU time | 6.62 seconds |
Started | Jul 25 05:45:41 PM PDT 24 |
Finished | Jul 25 05:45:48 PM PDT 24 |
Peak memory | 246044 kb |
Host | smart-647bd3b5-4cbf-4b27-88a6-2be03ee67251 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2652014779 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_errors.2652014779 |
Directory | /workspace/16.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.otp_ctrl_tl_intg_err.2798885235 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 2370117736 ps |
CPU time | 10.07 seconds |
Started | Jul 25 05:45:45 PM PDT 24 |
Finished | Jul 25 05:45:55 PM PDT 24 |
Peak memory | 243992 kb |
Host | smart-eb3d4d68-2394-472e-8866-de1f5bc71099 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2798885235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_tl_i ntg_err.2798885235 |
Directory | /workspace/16.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_mem_rw_with_rand_reset.184419015 |
Short name | T1294 |
Test name | |
Test status | |
Simulation time | 431814677 ps |
CPU time | 3.67 seconds |
Started | Jul 25 05:45:53 PM PDT 24 |
Finished | Jul 25 05:45:57 PM PDT 24 |
Peak memory | 246380 kb |
Host | smart-cc213b19-4600-40d9-a8e9-a6603c6161e9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=184419015 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_mem_rw_with_rand_reset.184419015 |
Directory | /workspace/17.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_csr_rw.3966721845 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 582858095 ps |
CPU time | 1.63 seconds |
Started | Jul 25 05:45:48 PM PDT 24 |
Finished | Jul 25 05:45:49 PM PDT 24 |
Peak memory | 238864 kb |
Host | smart-814939a2-1ec1-46b7-8aaa-d277c969aca7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3966721845 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_csr_rw.3966721845 |
Directory | /workspace/17.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_intr_test.3511223072 |
Short name | T1228 |
Test name | |
Test status | |
Simulation time | 40782695 ps |
CPU time | 1.42 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 230720 kb |
Host | smart-a81c15dc-0e5f-4f8c-9a6c-9cebf0c8789b |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3511223072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_intr_test.3511223072 |
Directory | /workspace/17.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_same_csr_outstanding.3362761400 |
Short name | T1300 |
Test name | |
Test status | |
Simulation time | 94267701 ps |
CPU time | 2.91 seconds |
Started | Jul 25 05:45:52 PM PDT 24 |
Finished | Jul 25 05:45:55 PM PDT 24 |
Peak memory | 238820 kb |
Host | smart-2186c1bf-edf6-4cad-887a-21e116a7c5b9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3362761400 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ ctrl_same_csr_outstanding.3362761400 |
Directory | /workspace/17.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_errors.1446410764 |
Short name | T1230 |
Test name | |
Test status | |
Simulation time | 337290861 ps |
CPU time | 3.77 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:55 PM PDT 24 |
Peak memory | 245636 kb |
Host | smart-6dd4c8ec-006b-4ec8-a93c-dddde16b255d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1446410764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_errors.1446410764 |
Directory | /workspace/17.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.otp_ctrl_tl_intg_err.2677746976 |
Short name | T1319 |
Test name | |
Test status | |
Simulation time | 2813740419 ps |
CPU time | 13.25 seconds |
Started | Jul 25 05:45:49 PM PDT 24 |
Finished | Jul 25 05:46:02 PM PDT 24 |
Peak memory | 244108 kb |
Host | smart-b9fd891f-009d-474f-9e54-8a3ee66f8305 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2677746976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_tl_i ntg_err.2677746976 |
Directory | /workspace/17.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_mem_rw_with_rand_reset.4188276746 |
Short name | T1258 |
Test name | |
Test status | |
Simulation time | 141530308 ps |
CPU time | 2.05 seconds |
Started | Jul 25 05:45:52 PM PDT 24 |
Finished | Jul 25 05:45:54 PM PDT 24 |
Peak memory | 244420 kb |
Host | smart-f74ddb8c-6f83-4a0e-a1ae-fbb2ee0d02cd |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4188276746 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_mem_rw_with_rand_reset.4188276746 |
Directory | /workspace/18.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_csr_rw.3276124339 |
Short name | T1263 |
Test name | |
Test status | |
Simulation time | 76832885 ps |
CPU time | 1.5 seconds |
Started | Jul 25 05:45:52 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 240644 kb |
Host | smart-7b240723-c5e4-45b7-98a8-85db7e91c4ac |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3276124339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_csr_rw.3276124339 |
Directory | /workspace/18.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_intr_test.1100499555 |
Short name | T1297 |
Test name | |
Test status | |
Simulation time | 140634410 ps |
CPU time | 1.39 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:51 PM PDT 24 |
Peak memory | 230324 kb |
Host | smart-66622cd9-9a58-4b81-8419-8c6fac802059 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1100499555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_intr_test.1100499555 |
Directory | /workspace/18.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_same_csr_outstanding.843488377 |
Short name | T1249 |
Test name | |
Test status | |
Simulation time | 245574506 ps |
CPU time | 3.15 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 238796 kb |
Host | smart-1914ec5b-5e50-448f-9c8c-8f1d2ad4cba6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=843488377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_c trl_same_csr_outstanding.843488377 |
Directory | /workspace/18.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.otp_ctrl_tl_errors.4042503298 |
Short name | T1246 |
Test name | |
Test status | |
Simulation time | 135740736 ps |
CPU time | 4.76 seconds |
Started | Jul 25 05:45:49 PM PDT 24 |
Finished | Jul 25 05:45:54 PM PDT 24 |
Peak memory | 246236 kb |
Host | smart-90653091-260c-4414-9462-0cd2d6234983 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4042503298 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_tl_errors.4042503298 |
Directory | /workspace/18.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_mem_rw_with_rand_reset.553565843 |
Short name | T1219 |
Test name | |
Test status | |
Simulation time | 75222694 ps |
CPU time | 2.2 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 244980 kb |
Host | smart-4d9332e6-4b6f-4f9d-bfd2-7d406407b0ea |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=553565843 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_mem_rw_with_rand_reset.553565843 |
Directory | /workspace/19.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_csr_rw.4008040711 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 53136252 ps |
CPU time | 1.84 seconds |
Started | Jul 25 05:45:48 PM PDT 24 |
Finished | Jul 25 05:45:50 PM PDT 24 |
Peak memory | 240996 kb |
Host | smart-05525133-f7b8-4c70-aa62-f1241cc77b75 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4008040711 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_csr_rw.4008040711 |
Directory | /workspace/19.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_intr_test.3359390872 |
Short name | T1299 |
Test name | |
Test status | |
Simulation time | 138287915 ps |
CPU time | 1.52 seconds |
Started | Jul 25 05:45:52 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 230604 kb |
Host | smart-a7b4bb48-be64-43c7-b5cf-1abeaf0a9ca4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3359390872 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_intr_test.3359390872 |
Directory | /workspace/19.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_same_csr_outstanding.653671642 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 420625268 ps |
CPU time | 3.62 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:54 PM PDT 24 |
Peak memory | 238856 kb |
Host | smart-bde2e030-767f-47dc-8b41-c5b4763b3de4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=653671642 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_c trl_same_csr_outstanding.653671642 |
Directory | /workspace/19.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_errors.1837304789 |
Short name | T1296 |
Test name | |
Test status | |
Simulation time | 180207655 ps |
CPU time | 4.39 seconds |
Started | Jul 25 05:45:53 PM PDT 24 |
Finished | Jul 25 05:45:57 PM PDT 24 |
Peak memory | 246196 kb |
Host | smart-75af2daa-2c32-4cac-844b-ad2f2012e706 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1837304789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_errors.1837304789 |
Directory | /workspace/19.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.otp_ctrl_tl_intg_err.209763404 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 3100384076 ps |
CPU time | 19.02 seconds |
Started | Jul 25 05:45:52 PM PDT 24 |
Finished | Jul 25 05:46:11 PM PDT 24 |
Peak memory | 238960 kb |
Host | smart-223e0f4f-55c8-4d17-9d3b-c7a0724c1253 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=209763404 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_tl_in tg_err.209763404 |
Directory | /workspace/19.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_aliasing.4094959649 |
Short name | T1318 |
Test name | |
Test status | |
Simulation time | 2537572834 ps |
CPU time | 7.21 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:20 PM PDT 24 |
Peak memory | 230692 kb |
Host | smart-d56d97b5-e533-4487-931b-73f0ccac0616 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4094959649 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_alia sing.4094959649 |
Directory | /workspace/2.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_bit_bash.1130736290 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 486645925 ps |
CPU time | 10.21 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:23 PM PDT 24 |
Peak memory | 238772 kb |
Host | smart-946afb36-f171-4d41-be8b-0090cfc8d9a2 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1130736290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_bit_ bash.1130736290 |
Directory | /workspace/2.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_hw_reset.4060553446 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 372098564 ps |
CPU time | 2.32 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-ab8e2622-b9f2-47ba-ae60-bc36395c3f80 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4060553446 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_hw_r eset.4060553446 |
Directory | /workspace/2.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_csr_mem_rw_with_rand_reset.914656517 |
Short name | T1245 |
Test name | |
Test status | |
Simulation time | 147689820 ps |
CPU time | 3.02 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:18 PM PDT 24 |
Peak memory | 246992 kb |
Host | smart-d8308eb6-0fa8-4613-987b-bc949738d3a6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=914656517 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_csr_mem_rw_with_rand_reset.914656517 |
Directory | /workspace/2.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_intr_test.1054064820 |
Short name | T1302 |
Test name | |
Test status | |
Simulation time | 41222578 ps |
CPU time | 1.52 seconds |
Started | Jul 25 05:45:00 PM PDT 24 |
Finished | Jul 25 05:45:02 PM PDT 24 |
Peak memory | 229960 kb |
Host | smart-8985f84a-e605-476b-8164-86bf6dc52b86 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1054064820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_intr_test.1054064820 |
Directory | /workspace/2.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_partial_access.3513365651 |
Short name | T1320 |
Test name | |
Test status | |
Simulation time | 38185555 ps |
CPU time | 1.33 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:13 PM PDT 24 |
Peak memory | 229612 kb |
Host | smart-10c55a0b-c599-4d24-9f98-10cc040bd51c |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3513365651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctr l_mem_partial_access.3513365651 |
Directory | /workspace/2.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_mem_walk.2050623337 |
Short name | T1261 |
Test name | |
Test status | |
Simulation time | 41586393 ps |
CPU time | 1.42 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:03 PM PDT 24 |
Peak memory | 229672 kb |
Host | smart-7d9532bb-e9a2-4b4d-93ec-0840ef596aee |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2050623337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_mem_walk .2050623337 |
Directory | /workspace/2.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_same_csr_outstanding.2538156673 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 148680775 ps |
CPU time | 2.18 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 238920 kb |
Host | smart-eb5314cb-4b1c-4f01-aeb5-41bf2e8f84cd |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2538156673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_c trl_same_csr_outstanding.2538156673 |
Directory | /workspace/2.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_errors.2099963792 |
Short name | T1271 |
Test name | |
Test status | |
Simulation time | 92474701 ps |
CPU time | 3.68 seconds |
Started | Jul 25 05:45:03 PM PDT 24 |
Finished | Jul 25 05:45:07 PM PDT 24 |
Peak memory | 246956 kb |
Host | smart-9b0912e3-4ac8-4f68-96b3-e9778754d1f3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2099963792 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_errors.2099963792 |
Directory | /workspace/2.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.otp_ctrl_tl_intg_err.1344102067 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 5023599435 ps |
CPU time | 24.22 seconds |
Started | Jul 25 05:45:01 PM PDT 24 |
Finished | Jul 25 05:45:26 PM PDT 24 |
Peak memory | 244676 kb |
Host | smart-5a5421ab-6083-49e0-9fed-eda3b0b712ca |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1344102067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_tl_in tg_err.1344102067 |
Directory | /workspace/2.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.otp_ctrl_intr_test.1267303836 |
Short name | T1256 |
Test name | |
Test status | |
Simulation time | 536897841 ps |
CPU time | 1.69 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 230552 kb |
Host | smart-c7b3f6e1-15ce-45ea-9cb1-1b179e7f7236 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1267303836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_intr_test.1267303836 |
Directory | /workspace/20.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/21.otp_ctrl_intr_test.389478007 |
Short name | T1225 |
Test name | |
Test status | |
Simulation time | 74110399 ps |
CPU time | 1.41 seconds |
Started | Jul 25 05:45:52 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 229992 kb |
Host | smart-74fe2729-3f55-47cf-9620-2f4f8ea17328 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=389478007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_intr_test.389478007 |
Directory | /workspace/21.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.otp_ctrl_intr_test.2736270459 |
Short name | T1227 |
Test name | |
Test status | |
Simulation time | 74917842 ps |
CPU time | 1.49 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 230228 kb |
Host | smart-e31c6a87-5c09-47cb-a778-85043b838ffb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2736270459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_intr_test.2736270459 |
Directory | /workspace/22.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.otp_ctrl_intr_test.2922721434 |
Short name | T1203 |
Test name | |
Test status | |
Simulation time | 41919466 ps |
CPU time | 1.45 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 229996 kb |
Host | smart-c893d84d-f58a-43e4-a425-cebf63fef506 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2922721434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_intr_test.2922721434 |
Directory | /workspace/23.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.otp_ctrl_intr_test.1829473809 |
Short name | T1217 |
Test name | |
Test status | |
Simulation time | 52595730 ps |
CPU time | 1.44 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 229952 kb |
Host | smart-2ef3fb34-32c7-4f57-9093-67e4e9e4deb0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1829473809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_intr_test.1829473809 |
Directory | /workspace/24.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.otp_ctrl_intr_test.742503737 |
Short name | T1262 |
Test name | |
Test status | |
Simulation time | 70886135 ps |
CPU time | 1.43 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 230044 kb |
Host | smart-aeb501d2-9c77-4233-bed4-e160d6942e3a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=742503737 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_intr_test.742503737 |
Directory | /workspace/25.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/26.otp_ctrl_intr_test.2451754825 |
Short name | T1264 |
Test name | |
Test status | |
Simulation time | 73505361 ps |
CPU time | 1.51 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 229968 kb |
Host | smart-44cc7188-06f0-44ed-945a-82766224074c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2451754825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_intr_test.2451754825 |
Directory | /workspace/26.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.otp_ctrl_intr_test.2042491880 |
Short name | T1269 |
Test name | |
Test status | |
Simulation time | 75863789 ps |
CPU time | 1.47 seconds |
Started | Jul 25 05:45:53 PM PDT 24 |
Finished | Jul 25 05:45:54 PM PDT 24 |
Peak memory | 230728 kb |
Host | smart-43018602-3d1b-4c4d-9039-a69a5dfeec47 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2042491880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_intr_test.2042491880 |
Directory | /workspace/27.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.otp_ctrl_intr_test.1228534592 |
Short name | T1237 |
Test name | |
Test status | |
Simulation time | 88872487 ps |
CPU time | 1.41 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 230684 kb |
Host | smart-73269b55-8ef3-47c2-b221-4966edac116a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1228534592 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_intr_test.1228534592 |
Directory | /workspace/28.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.otp_ctrl_intr_test.42911279 |
Short name | T1279 |
Test name | |
Test status | |
Simulation time | 545725686 ps |
CPU time | 1.67 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 230196 kb |
Host | smart-640cc3db-c143-4f27-bc66-2beaf4da8c97 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=42911279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_intr_test.42911279 |
Directory | /workspace/29.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_aliasing.2730168599 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 286061935 ps |
CPU time | 4.89 seconds |
Started | Jul 25 05:45:16 PM PDT 24 |
Finished | Jul 25 05:45:21 PM PDT 24 |
Peak memory | 238876 kb |
Host | smart-8f8ffb3c-bc24-4c54-84c4-71564cc5596c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2730168599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_alia sing.2730168599 |
Directory | /workspace/3.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_bit_bash.1242650421 |
Short name | T1276 |
Test name | |
Test status | |
Simulation time | 1007874045 ps |
CPU time | 5.88 seconds |
Started | Jul 25 05:45:15 PM PDT 24 |
Finished | Jul 25 05:45:21 PM PDT 24 |
Peak memory | 238852 kb |
Host | smart-0b6001a4-f308-469a-ac21-cee0483a64dd |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1242650421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_bit_ bash.1242650421 |
Directory | /workspace/3.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_hw_reset.114619974 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 342273889 ps |
CPU time | 2.42 seconds |
Started | Jul 25 05:45:11 PM PDT 24 |
Finished | Jul 25 05:45:13 PM PDT 24 |
Peak memory | 238840 kb |
Host | smart-43a34b1d-3892-4603-a7b2-943d73acf771 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=114619974 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_hw_re set.114619974 |
Directory | /workspace/3.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_mem_rw_with_rand_reset.2530566093 |
Short name | T1317 |
Test name | |
Test status | |
Simulation time | 158122021 ps |
CPU time | 3.09 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 247072 kb |
Host | smart-8dc3129e-a76d-4393-b526-fd3c2e8129c4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2530566093 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_mem_rw_with_rand_reset.2530566093 |
Directory | /workspace/3.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_csr_rw.3658544725 |
Short name | T1266 |
Test name | |
Test status | |
Simulation time | 73446447 ps |
CPU time | 1.66 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:14 PM PDT 24 |
Peak memory | 238812 kb |
Host | smart-8b5c3add-4085-4b41-9f34-5125364f9af4 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3658544725 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_csr_rw.3658544725 |
Directory | /workspace/3.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_intr_test.3750414619 |
Short name | T1303 |
Test name | |
Test status | |
Simulation time | 601461740 ps |
CPU time | 1.59 seconds |
Started | Jul 25 05:45:15 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 230312 kb |
Host | smart-54bbd2d6-7697-4639-8311-b9e1ccab69b9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3750414619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_intr_test.3750414619 |
Directory | /workspace/3.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_partial_access.3287525069 |
Short name | T1226 |
Test name | |
Test status | |
Simulation time | 68255731 ps |
CPU time | 1.42 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:15 PM PDT 24 |
Peak memory | 229420 kb |
Host | smart-acc15904-79b2-4159-a019-d436350f5ce4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3287525069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctr l_mem_partial_access.3287525069 |
Directory | /workspace/3.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_mem_walk.4246446357 |
Short name | T1280 |
Test name | |
Test status | |
Simulation time | 71081954 ps |
CPU time | 1.39 seconds |
Started | Jul 25 05:45:10 PM PDT 24 |
Finished | Jul 25 05:45:12 PM PDT 24 |
Peak memory | 230696 kb |
Host | smart-9db72866-3192-4cd7-8a59-d664185df830 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4246446357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_mem_walk .4246446357 |
Directory | /workspace/3.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_same_csr_outstanding.1019890386 |
Short name | T1251 |
Test name | |
Test status | |
Simulation time | 275539834 ps |
CPU time | 2.22 seconds |
Started | Jul 25 05:45:11 PM PDT 24 |
Finished | Jul 25 05:45:13 PM PDT 24 |
Peak memory | 238888 kb |
Host | smart-6dde2087-6ce5-4a2b-a7a2-e52d7bbd8502 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1019890386 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_c trl_same_csr_outstanding.1019890386 |
Directory | /workspace/3.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.otp_ctrl_tl_errors.3448379944 |
Short name | T1304 |
Test name | |
Test status | |
Simulation time | 80740800 ps |
CPU time | 5.84 seconds |
Started | Jul 25 05:45:10 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 246408 kb |
Host | smart-2173c958-8d72-4918-9009-65aefabd4e2f |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3448379944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_tl_errors.3448379944 |
Directory | /workspace/3.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/30.otp_ctrl_intr_test.4001870753 |
Short name | T1244 |
Test name | |
Test status | |
Simulation time | 52886820 ps |
CPU time | 1.46 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 229960 kb |
Host | smart-b90a21ee-aeeb-4b73-a4d0-9a7bc7708643 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4001870753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_intr_test.4001870753 |
Directory | /workspace/30.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.otp_ctrl_intr_test.2118407913 |
Short name | T1218 |
Test name | |
Test status | |
Simulation time | 77340227 ps |
CPU time | 1.62 seconds |
Started | Jul 25 05:45:53 PM PDT 24 |
Finished | Jul 25 05:45:55 PM PDT 24 |
Peak memory | 230028 kb |
Host | smart-ebedea91-45b7-4443-a995-5dd236acd7e0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2118407913 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_intr_test.2118407913 |
Directory | /workspace/31.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.otp_ctrl_intr_test.222091377 |
Short name | T1229 |
Test name | |
Test status | |
Simulation time | 93886273 ps |
CPU time | 1.5 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 229984 kb |
Host | smart-42e64c6e-7333-4a52-92a7-d54fc5eeb2e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=222091377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_intr_test.222091377 |
Directory | /workspace/32.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.otp_ctrl_intr_test.1972831677 |
Short name | T1313 |
Test name | |
Test status | |
Simulation time | 530817031 ps |
CPU time | 1.62 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 229988 kb |
Host | smart-467291a9-4db3-48ea-b0cb-726f0aebfc38 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1972831677 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_intr_test.1972831677 |
Directory | /workspace/33.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.otp_ctrl_intr_test.1742806488 |
Short name | T1207 |
Test name | |
Test status | |
Simulation time | 79589118 ps |
CPU time | 1.49 seconds |
Started | Jul 25 05:45:50 PM PDT 24 |
Finished | Jul 25 05:45:52 PM PDT 24 |
Peak memory | 230704 kb |
Host | smart-d7a2ac22-3389-47f4-8b74-baf2f874de73 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1742806488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_intr_test.1742806488 |
Directory | /workspace/34.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.otp_ctrl_intr_test.3452680086 |
Short name | T1312 |
Test name | |
Test status | |
Simulation time | 548606734 ps |
CPU time | 1.46 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 229944 kb |
Host | smart-22d1f4fd-3919-4306-8d41-6c788d3f87ce |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3452680086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_intr_test.3452680086 |
Directory | /workspace/35.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.otp_ctrl_intr_test.3356421886 |
Short name | T1327 |
Test name | |
Test status | |
Simulation time | 149685686 ps |
CPU time | 1.72 seconds |
Started | Jul 25 05:46:01 PM PDT 24 |
Finished | Jul 25 05:46:02 PM PDT 24 |
Peak memory | 230728 kb |
Host | smart-05f265a9-e887-45d5-bc1f-39b3c493ce23 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3356421886 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_intr_test.3356421886 |
Directory | /workspace/36.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.otp_ctrl_intr_test.1627925483 |
Short name | T1215 |
Test name | |
Test status | |
Simulation time | 40032341 ps |
CPU time | 1.4 seconds |
Started | Jul 25 05:46:00 PM PDT 24 |
Finished | Jul 25 05:46:01 PM PDT 24 |
Peak memory | 230608 kb |
Host | smart-924565a6-3ad0-4ea5-b43a-29a4357d0d46 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1627925483 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_intr_test.1627925483 |
Directory | /workspace/37.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.otp_ctrl_intr_test.1896193951 |
Short name | T1311 |
Test name | |
Test status | |
Simulation time | 44389973 ps |
CPU time | 1.51 seconds |
Started | Jul 25 05:46:08 PM PDT 24 |
Finished | Jul 25 05:46:09 PM PDT 24 |
Peak memory | 230092 kb |
Host | smart-6afee816-e2a7-4ce4-a094-b281013b60f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1896193951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_intr_test.1896193951 |
Directory | /workspace/38.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.otp_ctrl_intr_test.4121050283 |
Short name | T1247 |
Test name | |
Test status | |
Simulation time | 40392058 ps |
CPU time | 1.42 seconds |
Started | Jul 25 05:46:01 PM PDT 24 |
Finished | Jul 25 05:46:03 PM PDT 24 |
Peak memory | 230656 kb |
Host | smart-c1c72880-c0fd-47a7-8d76-465d0de2c155 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4121050283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_intr_test.4121050283 |
Directory | /workspace/39.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_aliasing.3643788805 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 223797007 ps |
CPU time | 4.04 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:19 PM PDT 24 |
Peak memory | 238820 kb |
Host | smart-9e5ef211-e489-4fdb-b0cb-5d3214afecaf |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3643788805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_alia sing.3643788805 |
Directory | /workspace/4.otp_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_bit_bash.4220624661 |
Short name | T1235 |
Test name | |
Test status | |
Simulation time | 933599301 ps |
CPU time | 10.29 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:22 PM PDT 24 |
Peak memory | 230664 kb |
Host | smart-9cb91698-8b7a-46fe-9417-a10d5c16cc0d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4220624661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_bit_ bash.4220624661 |
Directory | /workspace/4.otp_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_hw_reset.2928826504 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 368983933 ps |
CPU time | 2.54 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:15 PM PDT 24 |
Peak memory | 238880 kb |
Host | smart-25b65889-c85e-4a71-94b9-b71675fc9637 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2928826504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_hw_r eset.2928826504 |
Directory | /workspace/4.otp_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_mem_rw_with_rand_reset.3131947096 |
Short name | T1208 |
Test name | |
Test status | |
Simulation time | 389518691 ps |
CPU time | 3.51 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 247076 kb |
Host | smart-5a6fb8ca-7644-4be3-8e1e-8857e3239381 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3131947096 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_mem_rw_with_rand_reset.3131947096 |
Directory | /workspace/4.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_csr_rw.185894809 |
Short name | T1286 |
Test name | |
Test status | |
Simulation time | 45743570 ps |
CPU time | 1.83 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:15 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-cab29520-af01-4bfb-b95e-3b8eb7764a3c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=185894809 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_csr_rw.185894809 |
Directory | /workspace/4.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_intr_test.767523091 |
Short name | T1289 |
Test name | |
Test status | |
Simulation time | 546133129 ps |
CPU time | 1.53 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 230292 kb |
Host | smart-f02b2999-ec8c-4f62-aa69-db8e257a0f46 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=767523091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_intr_test.767523091 |
Directory | /workspace/4.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_partial_access.4170452584 |
Short name | T1295 |
Test name | |
Test status | |
Simulation time | 73475280 ps |
CPU time | 1.4 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:14 PM PDT 24 |
Peak memory | 229932 kb |
Host | smart-211d2b15-b2ec-49ba-ae7f-d85e536b772b |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4170452584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp _ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctr l_mem_partial_access.4170452584 |
Directory | /workspace/4.otp_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_mem_walk.113585888 |
Short name | T1298 |
Test name | |
Test status | |
Simulation time | 132771255 ps |
CPU time | 1.33 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:15 PM PDT 24 |
Peak memory | 230676 kb |
Host | smart-455e50fa-965c-4785-b5fb-ed9ed463d005 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=113585888 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_mem_walk. 113585888 |
Directory | /workspace/4.otp_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_same_csr_outstanding.2174267641 |
Short name | T1267 |
Test name | |
Test status | |
Simulation time | 1710046004 ps |
CPU time | 4.34 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:18 PM PDT 24 |
Peak memory | 241852 kb |
Host | smart-ef52fb59-da2a-408b-a70b-11d49aab754a |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2174267641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_c trl_same_csr_outstanding.2174267641 |
Directory | /workspace/4.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_errors.1753161059 |
Short name | T1223 |
Test name | |
Test status | |
Simulation time | 388891545 ps |
CPU time | 6.82 seconds |
Started | Jul 25 05:45:15 PM PDT 24 |
Finished | Jul 25 05:45:22 PM PDT 24 |
Peak memory | 238940 kb |
Host | smart-1a4188a7-435b-4142-a8a9-deaefc951c2d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1753161059 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_errors.1753161059 |
Directory | /workspace/4.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.otp_ctrl_tl_intg_err.3645422138 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 1291152081 ps |
CPU time | 17.36 seconds |
Started | Jul 25 05:45:10 PM PDT 24 |
Finished | Jul 25 05:45:28 PM PDT 24 |
Peak memory | 244100 kb |
Host | smart-2917021b-7742-4521-8534-d6bff943624e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3645422138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_tl_in tg_err.3645422138 |
Directory | /workspace/4.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.otp_ctrl_intr_test.3376782946 |
Short name | T1210 |
Test name | |
Test status | |
Simulation time | 134333133 ps |
CPU time | 1.65 seconds |
Started | Jul 25 05:45:56 PM PDT 24 |
Finished | Jul 25 05:45:58 PM PDT 24 |
Peak memory | 230320 kb |
Host | smart-947ba3e2-efbb-45da-82d1-aaafa3800d67 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3376782946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_intr_test.3376782946 |
Directory | /workspace/40.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.otp_ctrl_intr_test.4091195667 |
Short name | T1285 |
Test name | |
Test status | |
Simulation time | 553171905 ps |
CPU time | 1.48 seconds |
Started | Jul 25 05:45:59 PM PDT 24 |
Finished | Jul 25 05:46:01 PM PDT 24 |
Peak memory | 229988 kb |
Host | smart-dd010781-1969-4a8d-9329-432b0d39a9c4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4091195667 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_intr_test.4091195667 |
Directory | /workspace/41.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.otp_ctrl_intr_test.3131515498 |
Short name | T1275 |
Test name | |
Test status | |
Simulation time | 159284725 ps |
CPU time | 1.59 seconds |
Started | Jul 25 05:45:59 PM PDT 24 |
Finished | Jul 25 05:46:01 PM PDT 24 |
Peak memory | 230736 kb |
Host | smart-1272d0d0-5fdf-4c3c-a209-6ab68309205c |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3131515498 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_intr_test.3131515498 |
Directory | /workspace/42.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.otp_ctrl_intr_test.1579143442 |
Short name | T1222 |
Test name | |
Test status | |
Simulation time | 37920361 ps |
CPU time | 1.39 seconds |
Started | Jul 25 05:45:57 PM PDT 24 |
Finished | Jul 25 05:45:59 PM PDT 24 |
Peak memory | 229912 kb |
Host | smart-5a4cfc46-ac98-451c-ba54-7370a5041e38 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1579143442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_intr_test.1579143442 |
Directory | /workspace/43.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.otp_ctrl_intr_test.1755820686 |
Short name | T1202 |
Test name | |
Test status | |
Simulation time | 35653958 ps |
CPU time | 1.38 seconds |
Started | Jul 25 05:45:57 PM PDT 24 |
Finished | Jul 25 05:45:58 PM PDT 24 |
Peak memory | 230216 kb |
Host | smart-da867900-4a31-4919-b19c-e416fd5dc488 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1755820686 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_intr_test.1755820686 |
Directory | /workspace/44.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.otp_ctrl_intr_test.2818223901 |
Short name | T1233 |
Test name | |
Test status | |
Simulation time | 132076702 ps |
CPU time | 1.54 seconds |
Started | Jul 25 05:46:01 PM PDT 24 |
Finished | Jul 25 05:46:03 PM PDT 24 |
Peak memory | 229900 kb |
Host | smart-f88351fd-34bd-45c0-966e-eb64beeb0958 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2818223901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_intr_test.2818223901 |
Directory | /workspace/45.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.otp_ctrl_intr_test.3926919678 |
Short name | T1212 |
Test name | |
Test status | |
Simulation time | 36463102 ps |
CPU time | 1.45 seconds |
Started | Jul 25 05:45:58 PM PDT 24 |
Finished | Jul 25 05:46:00 PM PDT 24 |
Peak memory | 230668 kb |
Host | smart-b684fadb-8a20-4b15-8b11-45ffc567dc9d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3926919678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_intr_test.3926919678 |
Directory | /workspace/46.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.otp_ctrl_intr_test.123210486 |
Short name | T1309 |
Test name | |
Test status | |
Simulation time | 144132275 ps |
CPU time | 1.57 seconds |
Started | Jul 25 05:45:58 PM PDT 24 |
Finished | Jul 25 05:45:59 PM PDT 24 |
Peak memory | 230016 kb |
Host | smart-f7cab86e-beee-4f3f-ad78-f8c7a8853a2f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=123210486 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_intr_test.123210486 |
Directory | /workspace/47.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.otp_ctrl_intr_test.3630767308 |
Short name | T1205 |
Test name | |
Test status | |
Simulation time | 41278940 ps |
CPU time | 1.57 seconds |
Started | Jul 25 05:45:58 PM PDT 24 |
Finished | Jul 25 05:46:00 PM PDT 24 |
Peak memory | 230704 kb |
Host | smart-ca18c634-44fb-4c5b-8b62-3d0133ea7020 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3630767308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_intr_test.3630767308 |
Directory | /workspace/48.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.otp_ctrl_intr_test.48092615 |
Short name | T1306 |
Test name | |
Test status | |
Simulation time | 40761299 ps |
CPU time | 1.49 seconds |
Started | Jul 25 05:45:58 PM PDT 24 |
Finished | Jul 25 05:45:59 PM PDT 24 |
Peak memory | 230060 kb |
Host | smart-82d8213a-e13b-4f67-8063-1af2f8be0566 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=48092615 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_intr_test.48092615 |
Directory | /workspace/49.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_mem_rw_with_rand_reset.3018089233 |
Short name | T1231 |
Test name | |
Test status | |
Simulation time | 76331378 ps |
CPU time | 2.17 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 244552 kb |
Host | smart-ae00765e-0a2b-4b59-9069-e7fdda11b6c9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3018089233 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_mem_rw_with_rand_reset.3018089233 |
Directory | /workspace/5.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_csr_rw.1377271931 |
Short name | T1254 |
Test name | |
Test status | |
Simulation time | 630139935 ps |
CPU time | 1.81 seconds |
Started | Jul 25 05:45:11 PM PDT 24 |
Finished | Jul 25 05:45:13 PM PDT 24 |
Peak memory | 240908 kb |
Host | smart-05c0a887-61b1-4015-95e7-2d8abbb4a84c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1377271931 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_csr_rw.1377271931 |
Directory | /workspace/5.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_intr_test.4161673290 |
Short name | T1277 |
Test name | |
Test status | |
Simulation time | 73391467 ps |
CPU time | 1.45 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:13 PM PDT 24 |
Peak memory | 230052 kb |
Host | smart-cd9e3403-9b6c-45b4-b497-33d37f36f998 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4161673290 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_intr_test.4161673290 |
Directory | /workspace/5.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_same_csr_outstanding.2967500166 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 169265996 ps |
CPU time | 1.99 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 241764 kb |
Host | smart-b9bc4e68-8274-41d6-901c-c1ff2950e3eb |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2967500166 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_c trl_same_csr_outstanding.2967500166 |
Directory | /workspace/5.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.otp_ctrl_tl_errors.1405039812 |
Short name | T1308 |
Test name | |
Test status | |
Simulation time | 2726323431 ps |
CPU time | 9.96 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:25 PM PDT 24 |
Peak memory | 239000 kb |
Host | smart-9d2c2449-87f0-4edd-8a04-ac93f61fe124 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1405039812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_tl_errors.1405039812 |
Directory | /workspace/5.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_mem_rw_with_rand_reset.2290940139 |
Short name | T1211 |
Test name | |
Test status | |
Simulation time | 426344522 ps |
CPU time | 2.57 seconds |
Started | Jul 25 05:45:15 PM PDT 24 |
Finished | Jul 25 05:45:17 PM PDT 24 |
Peak memory | 246932 kb |
Host | smart-870ddd98-b636-4566-ba71-ffedc2ee96e7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2290940139 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_mem_rw_with_rand_reset.2290940139 |
Directory | /workspace/6.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_csr_rw.2522707098 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 78166306 ps |
CPU time | 1.49 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:15 PM PDT 24 |
Peak memory | 240932 kb |
Host | smart-04e4f70f-2bb5-4748-a8dd-d49afa0e9eee |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2522707098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_csr_rw.2522707098 |
Directory | /workspace/6.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_intr_test.4018234880 |
Short name | T1281 |
Test name | |
Test status | |
Simulation time | 136969822 ps |
CPU time | 1.57 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 229928 kb |
Host | smart-37f18406-e8cd-4b0f-aef2-d3a69bd7fda3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4018234880 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_intr_test.4018234880 |
Directory | /workspace/6.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_same_csr_outstanding.3849435416 |
Short name | T1287 |
Test name | |
Test status | |
Simulation time | 125639960 ps |
CPU time | 3.36 seconds |
Started | Jul 25 05:45:13 PM PDT 24 |
Finished | Jul 25 05:45:16 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-bf871d2d-fd61-4096-94d5-8c85e9316817 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3849435416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_c trl_same_csr_outstanding.3849435416 |
Directory | /workspace/6.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_errors.2120655041 |
Short name | T1283 |
Test name | |
Test status | |
Simulation time | 589533644 ps |
CPU time | 6.79 seconds |
Started | Jul 25 05:45:10 PM PDT 24 |
Finished | Jul 25 05:45:17 PM PDT 24 |
Peak memory | 246080 kb |
Host | smart-349fbfc7-f478-4b9d-8871-94f6f19d3e99 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2120655041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_errors.2120655041 |
Directory | /workspace/6.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.otp_ctrl_tl_intg_err.340881111 |
Short name | T1323 |
Test name | |
Test status | |
Simulation time | 714470094 ps |
CPU time | 10.36 seconds |
Started | Jul 25 05:45:14 PM PDT 24 |
Finished | Jul 25 05:45:25 PM PDT 24 |
Peak memory | 238908 kb |
Host | smart-9e181e75-5cae-49fc-bea4-80c99fdcadf5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=340881111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_co mmon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_tl_int g_err.340881111 |
Directory | /workspace/6.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_mem_rw_with_rand_reset.101200939 |
Short name | T1214 |
Test name | |
Test status | |
Simulation time | 96816585 ps |
CPU time | 2.46 seconds |
Started | Jul 25 05:45:28 PM PDT 24 |
Finished | Jul 25 05:45:31 PM PDT 24 |
Peak memory | 238944 kb |
Host | smart-0c006df8-25dc-4c8f-a859-3901b62e18d9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=101200939 -assert nopostproc +UVM_TESTNAME= otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_mem_rw_with_rand_reset.101200939 |
Directory | /workspace/7.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_csr_rw.543322808 |
Short name | T1274 |
Test name | |
Test status | |
Simulation time | 605736681 ps |
CPU time | 1.8 seconds |
Started | Jul 25 05:45:29 PM PDT 24 |
Finished | Jul 25 05:45:31 PM PDT 24 |
Peak memory | 241316 kb |
Host | smart-fa2a3316-1fc1-40c2-b327-d6059ec83e90 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=543322808 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_csr_rw.543322808 |
Directory | /workspace/7.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_intr_test.3507639055 |
Short name | T1305 |
Test name | |
Test status | |
Simulation time | 40794479 ps |
CPU time | 1.44 seconds |
Started | Jul 25 05:45:30 PM PDT 24 |
Finished | Jul 25 05:45:31 PM PDT 24 |
Peak memory | 229960 kb |
Host | smart-ae8e5159-de11-470b-919d-a4ba4e296cce |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3507639055 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_intr_test.3507639055 |
Directory | /workspace/7.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_same_csr_outstanding.145670408 |
Short name | T1255 |
Test name | |
Test status | |
Simulation time | 1007143602 ps |
CPU time | 2.67 seconds |
Started | Jul 25 05:46:03 PM PDT 24 |
Finished | Jul 25 05:46:06 PM PDT 24 |
Peak memory | 241824 kb |
Host | smart-afedbb51-8309-4a18-978c-58205dbc5ca3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=145670408 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=ot p_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ct rl_same_csr_outstanding.145670408 |
Directory | /workspace/7.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_errors.3016975987 |
Short name | T1288 |
Test name | |
Test status | |
Simulation time | 130962896 ps |
CPU time | 5.14 seconds |
Started | Jul 25 05:45:12 PM PDT 24 |
Finished | Jul 25 05:45:17 PM PDT 24 |
Peak memory | 246044 kb |
Host | smart-72328c41-52e9-4611-8fda-67298d11a503 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3016975987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_errors.3016975987 |
Directory | /workspace/7.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.otp_ctrl_tl_intg_err.2826630500 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 2704700484 ps |
CPU time | 10.74 seconds |
Started | Jul 25 05:45:31 PM PDT 24 |
Finished | Jul 25 05:45:42 PM PDT 24 |
Peak memory | 243976 kb |
Host | smart-cb83dc31-2993-4660-926f-94aa94bd5f7e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2826630500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_tl_in tg_err.2826630500 |
Directory | /workspace/7.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_mem_rw_with_rand_reset.3207613112 |
Short name | T1232 |
Test name | |
Test status | |
Simulation time | 181398819 ps |
CPU time | 3.02 seconds |
Started | Jul 25 05:45:33 PM PDT 24 |
Finished | Jul 25 05:45:36 PM PDT 24 |
Peak memory | 247016 kb |
Host | smart-1ada4d2c-b2f5-421d-a7fa-095affa428e6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3207613112 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_mem_rw_with_rand_reset.3207613112 |
Directory | /workspace/8.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_csr_rw.1656362654 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 48230772 ps |
CPU time | 1.77 seconds |
Started | Jul 25 05:45:30 PM PDT 24 |
Finished | Jul 25 05:45:32 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-37edf01f-6b68-452e-b753-a58547a64dc9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1656362654 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_csr_rw.1656362654 |
Directory | /workspace/8.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_intr_test.1607627869 |
Short name | T1224 |
Test name | |
Test status | |
Simulation time | 41384450 ps |
CPU time | 1.4 seconds |
Started | Jul 25 05:45:33 PM PDT 24 |
Finished | Jul 25 05:45:35 PM PDT 24 |
Peak memory | 230704 kb |
Host | smart-4b1a23dd-ee82-4fd0-bb02-c54f158f7d08 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1607627869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_intr_test.1607627869 |
Directory | /workspace/8.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_same_csr_outstanding.1874421393 |
Short name | T1315 |
Test name | |
Test status | |
Simulation time | 241422282 ps |
CPU time | 2.49 seconds |
Started | Jul 25 05:45:31 PM PDT 24 |
Finished | Jul 25 05:45:33 PM PDT 24 |
Peak memory | 238724 kb |
Host | smart-e1254536-e3ac-490e-be97-b06a0b6baef7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1874421393 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_c trl_same_csr_outstanding.1874421393 |
Directory | /workspace/8.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_errors.105847547 |
Short name | T1278 |
Test name | |
Test status | |
Simulation time | 110371550 ps |
CPU time | 4.37 seconds |
Started | Jul 25 05:45:31 PM PDT 24 |
Finished | Jul 25 05:45:36 PM PDT 24 |
Peak memory | 238944 kb |
Host | smart-71391366-57dd-4973-bea4-de74a0bc98cb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=105847547 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_errors.105847547 |
Directory | /workspace/8.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.otp_ctrl_tl_intg_err.1724114255 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 2529602392 ps |
CPU time | 18.69 seconds |
Started | Jul 25 05:45:29 PM PDT 24 |
Finished | Jul 25 05:45:48 PM PDT 24 |
Peak memory | 244516 kb |
Host | smart-fc166096-d26c-467e-b6b8-1ff5fff08594 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1724114255 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_tl_in tg_err.1724114255 |
Directory | /workspace/8.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_mem_rw_with_rand_reset.1131653365 |
Short name | T1290 |
Test name | |
Test status | |
Simulation time | 109441855 ps |
CPU time | 2.4 seconds |
Started | Jul 25 05:45:33 PM PDT 24 |
Finished | Jul 25 05:45:36 PM PDT 24 |
Peak memory | 244872 kb |
Host | smart-cdd16c59-dcf3-4e28-b940-9adf27a58d1d |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES + UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1131653365 -assert nopostproc +UVM_TESTNAME =otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_mem_rw_with_rand_reset.1131653365 |
Directory | /workspace/9.otp_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_csr_rw.285907688 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 618434683 ps |
CPU time | 2.11 seconds |
Started | Jul 25 05:45:51 PM PDT 24 |
Finished | Jul 25 05:45:53 PM PDT 24 |
Peak memory | 240840 kb |
Host | smart-076e6cda-3ebc-4cc0-b5a4-492dd75cbe71 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/ mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=285907688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_csr_rw.285907688 |
Directory | /workspace/9.otp_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_intr_test.1722665501 |
Short name | T1282 |
Test name | |
Test status | |
Simulation time | 603194413 ps |
CPU time | 1.81 seconds |
Started | Jul 25 05:45:33 PM PDT 24 |
Finished | Jul 25 05:45:35 PM PDT 24 |
Peak memory | 230008 kb |
Host | smart-628c1eb9-4245-49c9-8838-6efb08cd00db |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1722665501 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_intr_test.1722665501 |
Directory | /workspace/9.otp_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_same_csr_outstanding.2519642421 |
Short name | T1322 |
Test name | |
Test status | |
Simulation time | 106086417 ps |
CPU time | 2.34 seconds |
Started | Jul 25 05:45:30 PM PDT 24 |
Finished | Jul 25 05:45:32 PM PDT 24 |
Peak memory | 238892 kb |
Host | smart-6dcfe295-b71f-42d8-8596-dfd88703d6de |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -uc li -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2519642421 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=o tp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_c trl_same_csr_outstanding.2519642421 |
Directory | /workspace/9.otp_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_errors.891856361 |
Short name | T1209 |
Test name | |
Test status | |
Simulation time | 78434701 ps |
CPU time | 5.08 seconds |
Started | Jul 25 05:45:31 PM PDT 24 |
Finished | Jul 25 05:45:36 PM PDT 24 |
Peak memory | 238988 kb |
Host | smart-0fef8a15-6d4f-4759-9736-01483fdb6200 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=891856361 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_errors.891856361 |
Directory | /workspace/9.otp_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.otp_ctrl_tl_intg_err.1449396954 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 10313854261 ps |
CPU time | 11.65 seconds |
Started | Jul 25 05:45:30 PM PDT 24 |
Finished | Jul 25 05:45:42 PM PDT 24 |
Peak memory | 244160 kb |
Host | smart-db69f754-f830-4763-ba53-942f55786e34 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1449396954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_c ommon_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_tl_in tg_err.1449396954 |
Directory | /workspace/9.otp_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_alert_test.3463618901 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 151015867 ps |
CPU time | 1.81 seconds |
Started | Jul 25 05:54:06 PM PDT 24 |
Finished | Jul 25 05:54:07 PM PDT 24 |
Peak memory | 241048 kb |
Host | smart-b32f0aa3-43d1-423f-9a2d-6edbdb2baad8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3463618901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_alert_test.3463618901 |
Directory | /workspace/0.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_background_chks.2560305300 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 1112648402 ps |
CPU time | 7.13 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:54:12 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-5e084405-9ccf-4dd4-90bb-6cd934bae78a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2560305300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_background_chks.2560305300 |
Directory | /workspace/0.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_check_fail.1963228320 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 4157461167 ps |
CPU time | 41.56 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:54:47 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-b6df74b4-a0f7-4836-a480-c14ae271ce4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1963228320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_check_fail.1963228320 |
Directory | /workspace/0.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_errs.459038523 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 443504721 ps |
CPU time | 12.17 seconds |
Started | Jul 25 05:54:10 PM PDT 24 |
Finished | Jul 25 05:54:23 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-a5ae7118-8ec2-46d1-99fb-34cd47620811 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=459038523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_errs.459038523 |
Directory | /workspace/0.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_dai_lock.2177216755 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 734920271 ps |
CPU time | 5.3 seconds |
Started | Jul 25 05:54:09 PM PDT 24 |
Finished | Jul 25 05:54:15 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-3670c6d2-c0a9-45ea-973f-b3d15d8b2a21 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2177216755 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_dai_lock.2177216755 |
Directory | /workspace/0.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_init_fail.2025640094 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 337500216 ps |
CPU time | 4.69 seconds |
Started | Jul 25 05:53:54 PM PDT 24 |
Finished | Jul 25 05:53:59 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-90785008-9c40-4def-a1a0-008f3db915c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2025640094 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_init_fail.2025640094 |
Directory | /workspace/0.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_low_freq_read.1967761829 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 7538326080 ps |
CPU time | 15.88 seconds |
Started | Jul 25 05:53:54 PM PDT 24 |
Finished | Jul 25 05:54:10 PM PDT 24 |
Peak memory | 241872 kb |
Host | smart-ea072d8b-613c-4045-b33a-2957a78291ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1967761829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_low_freq_read_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_low_freq_read.1967761829 |
Directory | /workspace/0.otp_ctrl_low_freq_read/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_macro_errs.1486716508 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 27394324601 ps |
CPU time | 82.67 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:55:28 PM PDT 24 |
Peak memory | 252944 kb |
Host | smart-7e589831-b7e0-4899-80ad-559342cdb747 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1486716508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_macro_errs.1486716508 |
Directory | /workspace/0.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_key_req.1858869286 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 429180239 ps |
CPU time | 9.62 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:14 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-3393164b-ca1d-4b42-a9f5-889a32035ab0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1858869286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_key_req.1858869286 |
Directory | /workspace/0.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_esc.2577728568 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 180416533 ps |
CPU time | 9.58 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:54:17 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-6a294d8a-9532-42b5-a56c-018f36d0c130 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2577728568 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_esc.2577728568 |
Directory | /workspace/0.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_parallel_lc_req.1578426327 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 429437080 ps |
CPU time | 10.7 seconds |
Started | Jul 25 05:54:06 PM PDT 24 |
Finished | Jul 25 05:54:17 PM PDT 24 |
Peak memory | 248860 kb |
Host | smart-4d9b7c32-3a0e-409d-a872-fcb20e085467 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1578426327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_parallel_lc_req.1578426327 |
Directory | /workspace/0.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_partition_walk.2693046946 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 2128560153 ps |
CPU time | 17.15 seconds |
Started | Jul 25 05:54:12 PM PDT 24 |
Finished | Jul 25 05:54:29 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-cebee5fe-4497-4d30-8fe0-f39779779dad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2693046946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_partition_walk_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_partition_walk.2693046946 |
Directory | /workspace/0.otp_ctrl_partition_walk/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_regwen.745555175 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 302579756 ps |
CPU time | 6.91 seconds |
Started | Jul 25 05:54:08 PM PDT 24 |
Finished | Jul 25 05:54:15 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-ccc1603b-496f-42e2-854b-2f1cec2e0bee |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=745555175 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_regwen.745555175 |
Directory | /workspace/0.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_sec_cm.3989852884 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 23690304068 ps |
CPU time | 217.52 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:57:44 PM PDT 24 |
Peak memory | 264668 kb |
Host | smart-6dcfcbd4-4cbb-4f7c-b657-c9cb26688c0f |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3989852884 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_sec_cm.3989852884 |
Directory | /workspace/0.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_smoke.296213517 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 1446326792 ps |
CPU time | 11.18 seconds |
Started | Jul 25 05:53:54 PM PDT 24 |
Finished | Jul 25 05:54:05 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-a8592f5a-9957-4413-95fd-7ab1edc5a1d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=296213517 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_smoke.296213517 |
Directory | /workspace/0.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_stress_all.2488878088 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 10982634541 ps |
CPU time | 26.05 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:54:33 PM PDT 24 |
Peak memory | 249036 kb |
Host | smart-7cd1f4e3-6aca-4e00-a37d-a795ebe77824 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2488878088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_stress_all. 2488878088 |
Directory | /workspace/0.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.otp_ctrl_test_access.4236621876 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 397840572 ps |
CPU time | 9.78 seconds |
Started | Jul 25 05:54:06 PM PDT 24 |
Finished | Jul 25 05:54:16 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-e6d2e525-7a25-4a54-8aa4-568ed707c696 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4236621876 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.otp_ctrl_test_access.4236621876 |
Directory | /workspace/0.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_alert_test.633102075 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 603497758 ps |
CPU time | 1.93 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:06 PM PDT 24 |
Peak memory | 240848 kb |
Host | smart-dd97b040-9f12-4953-99b5-f6f480eee6dc |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=633102075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_alert_test.633102075 |
Directory | /workspace/1.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_background_chks.3177540384 |
Short name | T1110 |
Test name | |
Test status | |
Simulation time | 4788386952 ps |
CPU time | 15.1 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:54:22 PM PDT 24 |
Peak memory | 249028 kb |
Host | smart-70399006-9539-462f-b3c9-3dfd88445526 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3177540384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_background_chks.3177540384 |
Directory | /workspace/1.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_check_fail.555794302 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 455995866 ps |
CPU time | 5.6 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:10 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-214c63b1-08b5-4146-8974-e16f93603b0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=555794302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_check_fail.555794302 |
Directory | /workspace/1.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_errs.27639942 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 1312896673 ps |
CPU time | 34.73 seconds |
Started | Jul 25 05:54:10 PM PDT 24 |
Finished | Jul 25 05:54:45 PM PDT 24 |
Peak memory | 246024 kb |
Host | smart-debc153a-6144-4a8d-a61b-0f973f4586f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=27639942 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_errs.27639942 |
Directory | /workspace/1.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_dai_lock.1098261752 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 957454347 ps |
CPU time | 12.05 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:16 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-12cf732d-2084-48d9-a90a-5e83ce29e754 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1098261752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_dai_lock.1098261752 |
Directory | /workspace/1.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_macro_errs.3365969602 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 11573438992 ps |
CPU time | 32.74 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:37 PM PDT 24 |
Peak memory | 246652 kb |
Host | smart-55f1e091-7dfb-4c5a-bc16-b8073dab2b9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3365969602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_macro_errs.3365969602 |
Directory | /workspace/1.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_key_req.2335814905 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 8088062138 ps |
CPU time | 21.79 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:54:29 PM PDT 24 |
Peak memory | 249024 kb |
Host | smart-fd167473-6b64-46b8-b25d-8ad3e82fe091 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2335814905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_key_req.2335814905 |
Directory | /workspace/1.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_parallel_lc_req.2240637525 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 375273980 ps |
CPU time | 6.63 seconds |
Started | Jul 25 05:54:07 PM PDT 24 |
Finished | Jul 25 05:54:13 PM PDT 24 |
Peak memory | 248296 kb |
Host | smart-f475d06d-1585-4b73-8c4b-dcedac2fd513 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2240637525 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_parallel_lc_req.2240637525 |
Directory | /workspace/1.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_regwen.3810859987 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 530487287 ps |
CPU time | 8.43 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:13 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-577d698f-7fba-4c3e-90d6-16a0259e4976 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3810859987 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_regwen.3810859987 |
Directory | /workspace/1.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_smoke.3050948125 |
Short name | T1138 |
Test name | |
Test status | |
Simulation time | 387669997 ps |
CPU time | 6.97 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:54:12 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-657d6c8a-f075-4255-a65f-1145879527c5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3050948125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_smoke.3050948125 |
Directory | /workspace/1.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_stress_all.2467609967 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 13527436179 ps |
CPU time | 94.5 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:55:39 PM PDT 24 |
Peak memory | 248948 kb |
Host | smart-e7bd82e5-6ffa-487a-aab6-cfeec5401676 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2467609967 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_stress_all. 2467609967 |
Directory | /workspace/1.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.otp_ctrl_test_access.4056143180 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 916347048 ps |
CPU time | 34.02 seconds |
Started | Jul 25 05:54:06 PM PDT 24 |
Finished | Jul 25 05:54:41 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-edd5f57d-a6ef-49b2-ab80-4e67652aa570 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4056143180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.otp_ctrl_test_access.4056143180 |
Directory | /workspace/1.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_alert_test.891061235 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 58692782 ps |
CPU time | 1.79 seconds |
Started | Jul 25 05:54:45 PM PDT 24 |
Finished | Jul 25 05:54:47 PM PDT 24 |
Peak memory | 240728 kb |
Host | smart-bdee131c-3799-4bab-9ca7-d0349abb6f08 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=891061235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_alert_test.891061235 |
Directory | /workspace/10.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_check_fail.222795648 |
Short name | T1157 |
Test name | |
Test status | |
Simulation time | 1353283832 ps |
CPU time | 19.65 seconds |
Started | Jul 25 05:54:41 PM PDT 24 |
Finished | Jul 25 05:55:00 PM PDT 24 |
Peak memory | 248940 kb |
Host | smart-c4950323-957d-4a6c-8feb-7d0e760caf0a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=222795648 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_check_fail.222795648 |
Directory | /workspace/10.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_errs.3301353955 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 2427597915 ps |
CPU time | 19.18 seconds |
Started | Jul 25 05:54:39 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-9ced30a6-a383-4965-ab97-2505cb38e793 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3301353955 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_errs.3301353955 |
Directory | /workspace/10.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_dai_lock.2375690327 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 885770418 ps |
CPU time | 6.68 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:54:46 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-dfeed36f-28d8-4ed8-bfe2-54cd28a5416e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2375690327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_dai_lock.2375690327 |
Directory | /workspace/10.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_init_fail.3920836109 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 298035260 ps |
CPU time | 3.98 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 05:54:48 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-05b81063-48dc-460c-a15e-6755ab126d33 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3920836109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_init_fail.3920836109 |
Directory | /workspace/10.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_macro_errs.3885190161 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 558109101 ps |
CPU time | 10.03 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:53 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-9c37583f-1888-449f-855b-ef385b47be52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3885190161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_macro_errs.3885190161 |
Directory | /workspace/10.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_key_req.11058604 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 3325361425 ps |
CPU time | 9.44 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:54:49 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-bcab590a-5c3f-46a7-a5fa-c828a079536f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=11058604 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_key_req.11058604 |
Directory | /workspace/10.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_parallel_lc_esc.1850143244 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 15905138222 ps |
CPU time | 42.45 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:55:26 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-8f7731dd-46a3-45c9-97d7-6d2680dfef72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1850143244 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_parallel_lc_esc.1850143244 |
Directory | /workspace/10.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_regwen.3293041866 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 581715118 ps |
CPU time | 6.23 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:54:46 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-3d43fcc5-d02b-4d7d-a20c-1f5740e49867 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3293041866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_regwen.3293041866 |
Directory | /workspace/10.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_smoke.2462642983 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 554628033 ps |
CPU time | 6.63 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 05:54:50 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-19a4d88c-3887-4fcd-ab22-4940fcbf1d02 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2462642983 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_smoke.2462642983 |
Directory | /workspace/10.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_stress_all_with_rand_reset.1840192990 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 1306516113867 ps |
CPU time | 2709.53 seconds |
Started | Jul 25 05:54:41 PM PDT 24 |
Finished | Jul 25 06:39:51 PM PDT 24 |
Peak memory | 265472 kb |
Host | smart-e7f9eb31-81a8-4511-8a99-f482695efd53 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1840192990 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_stress_all_with_rand_reset.1840192990 |
Directory | /workspace/10.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/10.otp_ctrl_test_access.1938234275 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 406001086 ps |
CPU time | 8.81 seconds |
Started | Jul 25 05:54:45 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 248924 kb |
Host | smart-3673ed21-eb0a-45be-8a10-fff5d3c61b76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1938234275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.otp_ctrl_test_access.1938234275 |
Directory | /workspace/10.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_init_fail.3070283946 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 279016474 ps |
CPU time | 4.35 seconds |
Started | Jul 25 05:57:30 PM PDT 24 |
Finished | Jul 25 05:57:34 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-14addddf-8c92-48f1-93a5-f1b88d494ee8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3070283946 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_init_fail.3070283946 |
Directory | /workspace/100.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/100.otp_ctrl_parallel_lc_esc.1732794307 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 121607156 ps |
CPU time | 3.28 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:31 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-4503fd1b-9ec7-450b-ab70-7dc5ba70f19c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1732794307 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 100.otp_ctrl_parallel_lc_esc.1732794307 |
Directory | /workspace/100.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_init_fail.134297513 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 1989331106 ps |
CPU time | 6.89 seconds |
Started | Jul 25 05:57:27 PM PDT 24 |
Finished | Jul 25 05:57:34 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-fdfeba8e-3c18-44b5-8239-a7948a888189 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=134297513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_init_fail.134297513 |
Directory | /workspace/101.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/101.otp_ctrl_parallel_lc_esc.3356984506 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 359892001 ps |
CPU time | 4.39 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:33 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-4757f261-1579-4410-9999-59ee18f58662 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3356984506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 101.otp_ctrl_parallel_lc_esc.3356984506 |
Directory | /workspace/101.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/102.otp_ctrl_parallel_lc_esc.546124052 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 904514286 ps |
CPU time | 11.88 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:40 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-14e5d6f3-bf30-4b0f-b7ea-9e11c77e745d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=546124052 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 102.otp_ctrl_parallel_lc_esc.546124052 |
Directory | /workspace/102.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_init_fail.627074457 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 241629540 ps |
CPU time | 4.02 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:46 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-1a84b9eb-8f1b-446b-a486-dcf4f2314af9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=627074457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_init_fail.627074457 |
Directory | /workspace/103.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/103.otp_ctrl_parallel_lc_esc.1421594443 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 3105252855 ps |
CPU time | 5.87 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-f59081b4-5bc1-49d6-a4c5-1366301c3e40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1421594443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 103.otp_ctrl_parallel_lc_esc.1421594443 |
Directory | /workspace/103.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_init_fail.226632790 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 345403904 ps |
CPU time | 3.98 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-8d511ae9-83a3-4ead-a791-e06c6812df3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=226632790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_init_fail.226632790 |
Directory | /workspace/104.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/104.otp_ctrl_parallel_lc_esc.1650846007 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 453043430 ps |
CPU time | 7.1 seconds |
Started | Jul 25 05:57:57 PM PDT 24 |
Finished | Jul 25 05:58:04 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-960a8b82-59ce-4e34-aa33-b49afca41c93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1650846007 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 104.otp_ctrl_parallel_lc_esc.1650846007 |
Directory | /workspace/104.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_init_fail.2512162060 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 241342102 ps |
CPU time | 3.48 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-e28883e2-8704-477a-a9f6-6d93a539debc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2512162060 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_init_fail.2512162060 |
Directory | /workspace/105.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/105.otp_ctrl_parallel_lc_esc.1437843823 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 590092219 ps |
CPU time | 9.44 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:51 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-6f31d35f-0eeb-4d4e-b23f-627769dcb178 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1437843823 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 105.otp_ctrl_parallel_lc_esc.1437843823 |
Directory | /workspace/105.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_init_fail.2071745626 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 292974865 ps |
CPU time | 4.2 seconds |
Started | Jul 25 05:57:40 PM PDT 24 |
Finished | Jul 25 05:57:45 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-a637e6c1-08ad-4bfb-a3ce-c0676a5be81e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2071745626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_init_fail.2071745626 |
Directory | /workspace/106.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/106.otp_ctrl_parallel_lc_esc.1687769738 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 417317840 ps |
CPU time | 10.23 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-9084f6e0-c783-4064-ba0f-2c2f99c19822 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1687769738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 106.otp_ctrl_parallel_lc_esc.1687769738 |
Directory | /workspace/106.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_init_fail.906672973 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 179784047 ps |
CPU time | 3.29 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-6782c53f-42e1-4908-9fd1-f5c695c97b70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=906672973 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_init_fail.906672973 |
Directory | /workspace/107.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/107.otp_ctrl_parallel_lc_esc.3462186375 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 118955936 ps |
CPU time | 3.4 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 246780 kb |
Host | smart-81a03e93-e930-40ee-8bae-637752a3c485 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3462186375 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 107.otp_ctrl_parallel_lc_esc.3462186375 |
Directory | /workspace/107.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_init_fail.1152638140 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 1662809968 ps |
CPU time | 5.61 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:50 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-aad5f758-bcad-4ef6-82a2-98104fb9890c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1152638140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_init_fail.1152638140 |
Directory | /workspace/108.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/108.otp_ctrl_parallel_lc_esc.409694638 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 1585363091 ps |
CPU time | 14.24 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-7d6d0b6b-6973-4b68-bf4c-359b6060896d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=409694638 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 108.otp_ctrl_parallel_lc_esc.409694638 |
Directory | /workspace/108.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_init_fail.1222779674 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 92767193 ps |
CPU time | 2.98 seconds |
Started | Jul 25 05:57:41 PM PDT 24 |
Finished | Jul 25 05:57:45 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-7c2fe438-50a6-48e7-b540-fb756698c1db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1222779674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_init_fail.1222779674 |
Directory | /workspace/109.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/109.otp_ctrl_parallel_lc_esc.374658437 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 367516265 ps |
CPU time | 5.53 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-ab4028f9-bb85-4e8a-be9e-90019e9da845 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=374658437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 109.otp_ctrl_parallel_lc_esc.374658437 |
Directory | /workspace/109.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_alert_test.863940718 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 189690296 ps |
CPU time | 1.86 seconds |
Started | Jul 25 05:54:38 PM PDT 24 |
Finished | Jul 25 05:54:40 PM PDT 24 |
Peak memory | 240744 kb |
Host | smart-0f84796c-b8bf-4c28-bb33-e0fd0ee94ad4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=863940718 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_alert_test.863940718 |
Directory | /workspace/11.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_check_fail.3707663545 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 3083424158 ps |
CPU time | 16.7 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:59 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-2d6e1060-2e75-487b-b523-4e55bc058d2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3707663545 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_check_fail.3707663545 |
Directory | /workspace/11.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_errs.3039622810 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 1148289008 ps |
CPU time | 29.85 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:55:13 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-5c7d569d-a1f9-4bde-8a21-2ffc13a35283 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3039622810 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_errs.3039622810 |
Directory | /workspace/11.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_dai_lock.1890859257 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 756472368 ps |
CPU time | 5.99 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:49 PM PDT 24 |
Peak memory | 248840 kb |
Host | smart-c15b01ec-b275-4d9a-be1b-950a7fb8fc9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1890859257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_dai_lock.1890859257 |
Directory | /workspace/11.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_init_fail.486809172 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 465488155 ps |
CPU time | 4.06 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 05:54:49 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-26a4725e-6f30-4a49-995c-1c178c6d43a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=486809172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_init_fail.486809172 |
Directory | /workspace/11.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_macro_errs.4270222180 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 375299901 ps |
CPU time | 7.55 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:54:48 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-2482b165-6c9c-4715-a52c-b7da806afcce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4270222180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_macro_errs.4270222180 |
Directory | /workspace/11.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_key_req.3405729864 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 706388278 ps |
CPU time | 5.06 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 05:54:49 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-a9377751-0964-4071-b1c3-4cb65e156dbe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3405729864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_key_req.3405729864 |
Directory | /workspace/11.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_esc.832907882 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 376206309 ps |
CPU time | 5.11 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:54:48 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-b5f904f6-f0f5-42f3-bcba-d4df03309f27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=832907882 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_esc.832907882 |
Directory | /workspace/11.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_parallel_lc_req.2671729130 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 323342122 ps |
CPU time | 4.77 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:47 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-b8d0e7d6-8533-4dd2-a18f-6b0180eabd4d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2671729130 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_parallel_lc_req.2671729130 |
Directory | /workspace/11.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_regwen.3342173312 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 3830453156 ps |
CPU time | 11.53 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-5728ea68-c848-40bb-b857-73eec3d46f03 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3342173312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_regwen.3342173312 |
Directory | /workspace/11.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_smoke.4047693151 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 4451085023 ps |
CPU time | 12.32 seconds |
Started | Jul 25 05:54:41 PM PDT 24 |
Finished | Jul 25 05:54:53 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-441b24fa-5263-48f5-9dd7-245304a66f57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4047693151 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_smoke.4047693151 |
Directory | /workspace/11.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all.1244902557 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 3144239034 ps |
CPU time | 46.44 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 05:55:30 PM PDT 24 |
Peak memory | 248940 kb |
Host | smart-1fda8e6d-c930-42bd-b9e5-5ba0cd82a8c8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1244902557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all .1244902557 |
Directory | /workspace/11.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_stress_all_with_rand_reset.606732407 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 75022414641 ps |
CPU time | 1088.57 seconds |
Started | Jul 25 05:54:44 PM PDT 24 |
Finished | Jul 25 06:12:53 PM PDT 24 |
Peak memory | 277888 kb |
Host | smart-5119f539-5e0f-48e2-bf07-7b16ed4af76a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=606732407 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_stress_all_with_rand_reset.606732407 |
Directory | /workspace/11.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/11.otp_ctrl_test_access.2722679016 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 1640571284 ps |
CPU time | 11.27 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-6583da1e-c048-4e46-b2d1-e02b0c22a34b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2722679016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.otp_ctrl_test_access.2722679016 |
Directory | /workspace/11.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_init_fail.3789379805 |
Short name | T1169 |
Test name | |
Test status | |
Simulation time | 211896310 ps |
CPU time | 4.13 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-e8eaaac5-0792-4d90-b57b-6f4c8c629f43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3789379805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_init_fail.3789379805 |
Directory | /workspace/110.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/110.otp_ctrl_parallel_lc_esc.1086895580 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 3402086237 ps |
CPU time | 13.88 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:57 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-b1829d72-96fb-4263-91c1-8f04e0f22afb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1086895580 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 110.otp_ctrl_parallel_lc_esc.1086895580 |
Directory | /workspace/110.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_init_fail.2051503742 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 106490120 ps |
CPU time | 4.06 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-9f352eb6-d359-455c-ad4e-30ed4cb4a332 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2051503742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_init_fail.2051503742 |
Directory | /workspace/111.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/111.otp_ctrl_parallel_lc_esc.2496952384 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 456532874 ps |
CPU time | 5.26 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-41d5ae0a-d363-4ea1-a438-df3631d1b3c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2496952384 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 111.otp_ctrl_parallel_lc_esc.2496952384 |
Directory | /workspace/111.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/112.otp_ctrl_parallel_lc_esc.689189488 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 466701355 ps |
CPU time | 7.24 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-61f5d9e2-b934-4251-8207-72202cdb601f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=689189488 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 112.otp_ctrl_parallel_lc_esc.689189488 |
Directory | /workspace/112.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/113.otp_ctrl_init_fail.1204182833 |
Short name | T1111 |
Test name | |
Test status | |
Simulation time | 177309575 ps |
CPU time | 3.2 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-f72f87a3-6021-4a1f-9c9e-f9e76fab324e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1204182833 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 113.otp_ctrl_init_fail.1204182833 |
Directory | /workspace/113.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_init_fail.4197669527 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 250054937 ps |
CPU time | 3.6 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-887764c4-ed9c-4887-8899-14403b82457f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4197669527 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_init_fail.4197669527 |
Directory | /workspace/114.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/114.otp_ctrl_parallel_lc_esc.3716190948 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 167763043 ps |
CPU time | 8.24 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:51 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-56b5a908-0e0c-4c0f-b103-5b6b9dde417c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3716190948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 114.otp_ctrl_parallel_lc_esc.3716190948 |
Directory | /workspace/114.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_init_fail.4282265432 |
Short name | T1187 |
Test name | |
Test status | |
Simulation time | 110239338 ps |
CPU time | 3.71 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-08e1978b-5155-4890-9aff-84d906dcda80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4282265432 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_init_fail.4282265432 |
Directory | /workspace/115.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/115.otp_ctrl_parallel_lc_esc.2878625716 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 2123987652 ps |
CPU time | 15.11 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-536ffbb2-4fda-49cf-a886-411dbc66547d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2878625716 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 115.otp_ctrl_parallel_lc_esc.2878625716 |
Directory | /workspace/115.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_init_fail.3309060041 |
Short name | T1193 |
Test name | |
Test status | |
Simulation time | 606496283 ps |
CPU time | 5.02 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-0057b5e3-a964-4195-9a65-95c6817b06d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3309060041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_init_fail.3309060041 |
Directory | /workspace/117.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/117.otp_ctrl_parallel_lc_esc.3810146745 |
Short name | T1129 |
Test name | |
Test status | |
Simulation time | 272222364 ps |
CPU time | 12.61 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-b397e73b-edda-4fe6-b66c-eca5dcba8fff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3810146745 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 117.otp_ctrl_parallel_lc_esc.3810146745 |
Directory | /workspace/117.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_init_fail.229955613 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 419755199 ps |
CPU time | 4.74 seconds |
Started | Jul 25 05:57:41 PM PDT 24 |
Finished | Jul 25 05:57:46 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-474488d3-731e-40d1-bce4-7556dc1762d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=229955613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_init_fail.229955613 |
Directory | /workspace/118.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/118.otp_ctrl_parallel_lc_esc.3395118124 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 846776889 ps |
CPU time | 12.7 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-39a0f0fe-68cc-4d4b-b67e-285ff0ddfde3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3395118124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 118.otp_ctrl_parallel_lc_esc.3395118124 |
Directory | /workspace/118.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_init_fail.1947263560 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 518719414 ps |
CPU time | 5 seconds |
Started | Jul 25 05:57:40 PM PDT 24 |
Finished | Jul 25 05:57:45 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-11bd8462-dd4c-4b24-a7d6-39fa9c1fef68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1947263560 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_init_fail.1947263560 |
Directory | /workspace/119.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/119.otp_ctrl_parallel_lc_esc.3482624438 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 1099438935 ps |
CPU time | 26.76 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-88bfdd15-18b5-4148-aeca-e975ce5325bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3482624438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 119.otp_ctrl_parallel_lc_esc.3482624438 |
Directory | /workspace/119.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_alert_test.3047381124 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 143539145 ps |
CPU time | 2.54 seconds |
Started | Jul 25 05:54:56 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 241076 kb |
Host | smart-3d50a092-0e4c-40ed-b32c-85fb015a09bd |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3047381124 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_alert_test.3047381124 |
Directory | /workspace/12.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_check_fail.348276442 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 3088501847 ps |
CPU time | 25.06 seconds |
Started | Jul 25 05:54:50 PM PDT 24 |
Finished | Jul 25 05:55:15 PM PDT 24 |
Peak memory | 243252 kb |
Host | smart-b0f63aa9-2ca1-4e82-ab18-b1b802ec5abf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=348276442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_check_fail.348276442 |
Directory | /workspace/12.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_errs.532071273 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 1273167760 ps |
CPU time | 20.41 seconds |
Started | Jul 25 05:54:49 PM PDT 24 |
Finished | Jul 25 05:55:09 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-7ff04857-1df7-4f2d-80cc-6ada9d8799ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=532071273 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_errs.532071273 |
Directory | /workspace/12.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_dai_lock.3868882346 |
Short name | T1175 |
Test name | |
Test status | |
Simulation time | 766634249 ps |
CPU time | 11.97 seconds |
Started | Jul 25 05:54:58 PM PDT 24 |
Finished | Jul 25 05:55:10 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-7c5554a5-45a3-4771-bf36-4bd74d7bf87f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3868882346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_dai_lock.3868882346 |
Directory | /workspace/12.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_init_fail.849236726 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 1888970275 ps |
CPU time | 4.46 seconds |
Started | Jul 25 05:54:41 PM PDT 24 |
Finished | Jul 25 05:54:46 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-834ed00e-9713-4b43-b172-5e92e8fb701b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=849236726 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_init_fail.849236726 |
Directory | /workspace/12.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_macro_errs.1167687904 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 1699681184 ps |
CPU time | 10.76 seconds |
Started | Jul 25 05:54:49 PM PDT 24 |
Finished | Jul 25 05:55:00 PM PDT 24 |
Peak memory | 243912 kb |
Host | smart-8ef8f663-dabe-4a84-b337-0b24431804c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1167687904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_macro_errs.1167687904 |
Directory | /workspace/12.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_key_req.684408999 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 803834099 ps |
CPU time | 18.78 seconds |
Started | Jul 25 05:54:55 PM PDT 24 |
Finished | Jul 25 05:55:13 PM PDT 24 |
Peak memory | 248888 kb |
Host | smart-61ce2d36-f186-495f-a0da-0aed7212695a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=684408999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_key_req.684408999 |
Directory | /workspace/12.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_esc.2217547469 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 385365733 ps |
CPU time | 3.57 seconds |
Started | Jul 25 05:54:53 PM PDT 24 |
Finished | Jul 25 05:54:56 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-098ba742-7624-41dd-a5b3-6f724a2fd23d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2217547469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_esc.2217547469 |
Directory | /workspace/12.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_parallel_lc_req.2968368678 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 2335017804 ps |
CPU time | 19.06 seconds |
Started | Jul 25 05:54:58 PM PDT 24 |
Finished | Jul 25 05:55:17 PM PDT 24 |
Peak memory | 248932 kb |
Host | smart-53bf7db0-ba09-44ae-a697-613d4a562ef0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2968368678 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_parallel_lc_req.2968368678 |
Directory | /workspace/12.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_regwen.1570244348 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 180072206 ps |
CPU time | 7.05 seconds |
Started | Jul 25 05:54:50 PM PDT 24 |
Finished | Jul 25 05:54:57 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-21c25809-5436-4cdf-9fe7-d1c92b148697 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1570244348 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_regwen.1570244348 |
Directory | /workspace/12.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_smoke.3324563029 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 405172306 ps |
CPU time | 11.15 seconds |
Started | Jul 25 05:54:41 PM PDT 24 |
Finished | Jul 25 05:54:53 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-0d50e5b4-7517-4ce7-8c64-3de52eb70586 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3324563029 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_smoke.3324563029 |
Directory | /workspace/12.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.otp_ctrl_test_access.93167292 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 1198678170 ps |
CPU time | 9.87 seconds |
Started | Jul 25 05:54:48 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-32b66250-bb77-4e00-be66-2b10e70536b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=93167292 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.otp_ctrl_test_access.93167292 |
Directory | /workspace/12.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_init_fail.3544596157 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 549593526 ps |
CPU time | 4.33 seconds |
Started | Jul 25 05:57:40 PM PDT 24 |
Finished | Jul 25 05:57:45 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-396e2d97-dccd-468c-a5bb-4de03d765343 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3544596157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_init_fail.3544596157 |
Directory | /workspace/120.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/120.otp_ctrl_parallel_lc_esc.2151761157 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 385833375 ps |
CPU time | 10.25 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-572eaf11-7f39-47cf-a26e-72242794c635 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2151761157 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 120.otp_ctrl_parallel_lc_esc.2151761157 |
Directory | /workspace/120.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_init_fail.1517656546 |
Short name | T1093 |
Test name | |
Test status | |
Simulation time | 1682040975 ps |
CPU time | 4.03 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 241992 kb |
Host | smart-8f6df98b-16f5-452f-a07e-3b6d8e4a5b9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1517656546 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_init_fail.1517656546 |
Directory | /workspace/121.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/121.otp_ctrl_parallel_lc_esc.4007052802 |
Short name | T1197 |
Test name | |
Test status | |
Simulation time | 660415382 ps |
CPU time | 17.41 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:58:01 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-3f1855ac-9e4c-4b48-aec9-237d227f800e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4007052802 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 121.otp_ctrl_parallel_lc_esc.4007052802 |
Directory | /workspace/121.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/122.otp_ctrl_parallel_lc_esc.1262976339 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 1359316888 ps |
CPU time | 14.87 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-6708e785-5ee3-4510-9fe7-e849fd47d8d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1262976339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 122.otp_ctrl_parallel_lc_esc.1262976339 |
Directory | /workspace/122.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_init_fail.2861983840 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 372678980 ps |
CPU time | 4.27 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-4f3d2814-9fab-43b5-8c39-a1b9317d3e78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2861983840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_init_fail.2861983840 |
Directory | /workspace/123.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/123.otp_ctrl_parallel_lc_esc.1756068829 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 576281138 ps |
CPU time | 6.78 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-eea932e8-b743-4b15-9fbb-6ea8bf3b3f34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1756068829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 123.otp_ctrl_parallel_lc_esc.1756068829 |
Directory | /workspace/123.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_init_fail.1942133587 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 598888189 ps |
CPU time | 4.5 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-d5a72bb8-9f9b-4b65-8619-02ff6cf2c94d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1942133587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_init_fail.1942133587 |
Directory | /workspace/124.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/124.otp_ctrl_parallel_lc_esc.4168527752 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 2225298507 ps |
CPU time | 24.83 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:58:07 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-e8aa4346-2554-4d45-aa68-b58ab196b139 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4168527752 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 124.otp_ctrl_parallel_lc_esc.4168527752 |
Directory | /workspace/124.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_init_fail.4012459054 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 2405470228 ps |
CPU time | 7.52 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-f71d9638-8e0c-4df6-a2ba-d473472e6e0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4012459054 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_init_fail.4012459054 |
Directory | /workspace/125.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/125.otp_ctrl_parallel_lc_esc.3943061804 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 247831146 ps |
CPU time | 5.09 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-ad340ce9-8ff0-4191-a1c9-5f4d41e4ae35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3943061804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 125.otp_ctrl_parallel_lc_esc.3943061804 |
Directory | /workspace/125.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_init_fail.1851466863 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 104051147 ps |
CPU time | 3.27 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242692 kb |
Host | smart-91f288e0-81d5-4a43-8281-910332ab34d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1851466863 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_init_fail.1851466863 |
Directory | /workspace/126.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/126.otp_ctrl_parallel_lc_esc.2462282647 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 1846222200 ps |
CPU time | 5.5 seconds |
Started | Jul 25 05:57:45 PM PDT 24 |
Finished | Jul 25 05:57:51 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-a680dee4-2ae9-4b4a-9dd4-20a66d89b490 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2462282647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 126.otp_ctrl_parallel_lc_esc.2462282647 |
Directory | /workspace/126.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/127.otp_ctrl_init_fail.1772962506 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 135678017 ps |
CPU time | 3.99 seconds |
Started | Jul 25 05:57:42 PM PDT 24 |
Finished | Jul 25 05:57:47 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-d756db42-6525-4f15-9b45-9614f5e4cf9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1772962506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 127.otp_ctrl_init_fail.1772962506 |
Directory | /workspace/127.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_init_fail.2441727800 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 217147535 ps |
CPU time | 4.74 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:51 PM PDT 24 |
Peak memory | 242140 kb |
Host | smart-e0539a66-7998-4ad7-9701-df96a4b64ec1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2441727800 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_init_fail.2441727800 |
Directory | /workspace/128.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/128.otp_ctrl_parallel_lc_esc.2207025839 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 291981373 ps |
CPU time | 5.71 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-d7b42c5e-b1ba-4171-b7af-be5242077662 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2207025839 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 128.otp_ctrl_parallel_lc_esc.2207025839 |
Directory | /workspace/128.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_init_fail.2348358914 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 215532623 ps |
CPU time | 3.9 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:50 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-606d6c0e-3311-4146-abf5-023cfe4a0a6f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2348358914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_init_fail.2348358914 |
Directory | /workspace/129.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/129.otp_ctrl_parallel_lc_esc.3637091676 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 386969135 ps |
CPU time | 4.01 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:49 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-9eb13fca-98c3-481e-a7bf-f00d8513368d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3637091676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 129.otp_ctrl_parallel_lc_esc.3637091676 |
Directory | /workspace/129.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_alert_test.3799267921 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 80115517 ps |
CPU time | 1.98 seconds |
Started | Jul 25 05:54:49 PM PDT 24 |
Finished | Jul 25 05:54:51 PM PDT 24 |
Peak memory | 241244 kb |
Host | smart-d01b877c-683e-43ae-ad8c-8d7ef02cf2bf |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3799267921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_alert_test.3799267921 |
Directory | /workspace/13.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_errs.2977496708 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 3222307917 ps |
CPU time | 28.71 seconds |
Started | Jul 25 05:54:57 PM PDT 24 |
Finished | Jul 25 05:55:26 PM PDT 24 |
Peak memory | 243144 kb |
Host | smart-433067ce-4d71-4281-aadc-53fd258334b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2977496708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_errs.2977496708 |
Directory | /workspace/13.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_dai_lock.2187343286 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 2901491762 ps |
CPU time | 21.66 seconds |
Started | Jul 25 05:54:53 PM PDT 24 |
Finished | Jul 25 05:55:15 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-bf36188d-02b3-40d2-9a94-0290157ee35e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2187343286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_dai_lock.2187343286 |
Directory | /workspace/13.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_init_fail.2933732954 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 639932277 ps |
CPU time | 4.25 seconds |
Started | Jul 25 05:54:50 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242780 kb |
Host | smart-3965b17b-d482-46da-bb7f-7f8d83cb7747 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2933732954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_init_fail.2933732954 |
Directory | /workspace/13.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_key_req.1257033958 |
Short name | T1122 |
Test name | |
Test status | |
Simulation time | 21344365093 ps |
CPU time | 62.46 seconds |
Started | Jul 25 05:54:58 PM PDT 24 |
Finished | Jul 25 05:56:01 PM PDT 24 |
Peak memory | 249000 kb |
Host | smart-ce32d7ef-864a-4b1c-a876-8a0a332e744d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1257033958 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_key_req.1257033958 |
Directory | /workspace/13.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_esc.2778185014 |
Short name | T1089 |
Test name | |
Test status | |
Simulation time | 385701940 ps |
CPU time | 9.82 seconds |
Started | Jul 25 05:54:48 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 242136 kb |
Host | smart-1c4c9fe7-aac5-4e55-a9ac-ba15c097da9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2778185014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_esc.2778185014 |
Directory | /workspace/13.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_parallel_lc_req.2360954098 |
Short name | T1106 |
Test name | |
Test status | |
Simulation time | 9365793514 ps |
CPU time | 23.06 seconds |
Started | Jul 25 05:54:55 PM PDT 24 |
Finished | Jul 25 05:55:18 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-4ad405e7-a49c-46fd-9910-fd74e6294636 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2360954098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_parallel_lc_req.2360954098 |
Directory | /workspace/13.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_regwen.680575558 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 411131429 ps |
CPU time | 4.99 seconds |
Started | Jul 25 05:54:56 PM PDT 24 |
Finished | Jul 25 05:55:01 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-853046f6-3408-4f64-b5a1-b3efe08cb87a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=680575558 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_regwen.680575558 |
Directory | /workspace/13.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_smoke.3111103459 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 494256462 ps |
CPU time | 9.28 seconds |
Started | Jul 25 05:54:47 PM PDT 24 |
Finished | Jul 25 05:54:57 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-fae3c0d6-cd30-463d-88f4-9e9bb5141030 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3111103459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_smoke.3111103459 |
Directory | /workspace/13.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_stress_all.1127221614 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 6644153082 ps |
CPU time | 75.62 seconds |
Started | Jul 25 05:54:49 PM PDT 24 |
Finished | Jul 25 05:56:05 PM PDT 24 |
Peak memory | 248996 kb |
Host | smart-51f4b5fa-5a7e-4ce1-8c06-51e8e713fe3a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1127221614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_stress_all .1127221614 |
Directory | /workspace/13.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/13.otp_ctrl_test_access.2129269332 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 1306892467 ps |
CPU time | 12.81 seconds |
Started | Jul 25 05:54:49 PM PDT 24 |
Finished | Jul 25 05:55:02 PM PDT 24 |
Peak memory | 248996 kb |
Host | smart-ec8cc746-bb12-447f-aae3-392f75e13f5c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2129269332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.otp_ctrl_test_access.2129269332 |
Directory | /workspace/13.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_init_fail.2137044272 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 715698133 ps |
CPU time | 4.66 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-6767b399-2643-4f3d-bbd2-76552a853567 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2137044272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_init_fail.2137044272 |
Directory | /workspace/130.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/130.otp_ctrl_parallel_lc_esc.261634224 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 320097478 ps |
CPU time | 9.46 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-699431d0-ffa6-4667-bb26-b98a95386ec2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=261634224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 130.otp_ctrl_parallel_lc_esc.261634224 |
Directory | /workspace/130.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_init_fail.1679426068 |
Short name | T1190 |
Test name | |
Test status | |
Simulation time | 244722759 ps |
CPU time | 3.82 seconds |
Started | Jul 25 05:57:44 PM PDT 24 |
Finished | Jul 25 05:57:48 PM PDT 24 |
Peak memory | 242688 kb |
Host | smart-0c67a943-2b22-4c62-87ee-0f4c834960d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1679426068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_init_fail.1679426068 |
Directory | /workspace/131.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/131.otp_ctrl_parallel_lc_esc.489730643 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 482101986 ps |
CPU time | 10.98 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-140735e4-3111-418e-a80d-0efa137ce588 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=489730643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 131.otp_ctrl_parallel_lc_esc.489730643 |
Directory | /workspace/131.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_init_fail.2679651906 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 94780900 ps |
CPU time | 3.75 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-4e9b6351-7d8d-487a-bb7e-cdcdf13d1b80 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2679651906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_init_fail.2679651906 |
Directory | /workspace/132.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/132.otp_ctrl_parallel_lc_esc.1446027400 |
Short name | T1161 |
Test name | |
Test status | |
Simulation time | 227981135 ps |
CPU time | 6.34 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:57 PM PDT 24 |
Peak memory | 247732 kb |
Host | smart-4905d02d-f1bf-4e57-ab24-202f55721000 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1446027400 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 132.otp_ctrl_parallel_lc_esc.1446027400 |
Directory | /workspace/132.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_init_fail.831942003 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 337397105 ps |
CPU time | 4.16 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-6075f336-2e15-45ae-8fc3-1259e27e0fb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=831942003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_init_fail.831942003 |
Directory | /workspace/133.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/133.otp_ctrl_parallel_lc_esc.3042068051 |
Short name | T1144 |
Test name | |
Test status | |
Simulation time | 740290363 ps |
CPU time | 10.34 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:58:01 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-56055ebb-ce73-44f2-aa70-a7ce146d8408 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3042068051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 133.otp_ctrl_parallel_lc_esc.3042068051 |
Directory | /workspace/133.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_init_fail.1945188956 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 231556981 ps |
CPU time | 4.44 seconds |
Started | Jul 25 05:57:48 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-8b68121e-dd1b-40c6-a09d-80c7dffdd89b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1945188956 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_init_fail.1945188956 |
Directory | /workspace/134.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/134.otp_ctrl_parallel_lc_esc.2852584739 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 2780865282 ps |
CPU time | 27.17 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:58:16 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-9b0f5ccb-1520-4000-a36b-3d858200b4ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2852584739 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 134.otp_ctrl_parallel_lc_esc.2852584739 |
Directory | /workspace/134.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_init_fail.356420596 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 121384431 ps |
CPU time | 3.36 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-fdce2c0d-acab-454b-88e9-086310033c5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=356420596 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_init_fail.356420596 |
Directory | /workspace/135.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/135.otp_ctrl_parallel_lc_esc.3616801332 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 230840022 ps |
CPU time | 6.59 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:52 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-fdd3a466-fc25-4485-a42d-c2dd4c529e2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3616801332 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 135.otp_ctrl_parallel_lc_esc.3616801332 |
Directory | /workspace/135.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_init_fail.4236582708 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 1890330043 ps |
CPU time | 4.41 seconds |
Started | Jul 25 05:57:48 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-2d6414c5-6e2d-4742-8c9d-373893a0439b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4236582708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_init_fail.4236582708 |
Directory | /workspace/136.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/136.otp_ctrl_parallel_lc_esc.3718827830 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 145579054 ps |
CPU time | 6.09 seconds |
Started | Jul 25 05:57:48 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-70dc81e3-3409-4d0d-ad63-e3038102eeb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3718827830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 136.otp_ctrl_parallel_lc_esc.3718827830 |
Directory | /workspace/136.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_init_fail.1082845687 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 156612469 ps |
CPU time | 5.31 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-85f13ec2-f717-475d-837c-b9cafeedbec6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1082845687 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_init_fail.1082845687 |
Directory | /workspace/137.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/137.otp_ctrl_parallel_lc_esc.2590520196 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 254027485 ps |
CPU time | 6.28 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:52 PM PDT 24 |
Peak memory | 242152 kb |
Host | smart-af08a657-52b9-479b-a594-1837f10b12fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2590520196 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 137.otp_ctrl_parallel_lc_esc.2590520196 |
Directory | /workspace/137.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_init_fail.3887204496 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 518218362 ps |
CPU time | 4.67 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:51 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-7a343de0-daa5-4820-aa7d-82051663ec97 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3887204496 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_init_fail.3887204496 |
Directory | /workspace/138.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/138.otp_ctrl_parallel_lc_esc.4187919068 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 513959994 ps |
CPU time | 5.97 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-57bef4de-7203-4344-b6e5-023ffa488e98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4187919068 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 138.otp_ctrl_parallel_lc_esc.4187919068 |
Directory | /workspace/138.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_init_fail.2814026118 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 560998545 ps |
CPU time | 4.73 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-727f4532-bca9-4efa-a23b-72d6f37625ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2814026118 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_init_fail.2814026118 |
Directory | /workspace/139.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/139.otp_ctrl_parallel_lc_esc.983359382 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 261915885 ps |
CPU time | 7.04 seconds |
Started | Jul 25 05:57:48 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-b64e3a3a-a442-4b03-8c20-94a0befe1fc0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=983359382 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 139.otp_ctrl_parallel_lc_esc.983359382 |
Directory | /workspace/139.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_alert_test.3292097870 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 124475031 ps |
CPU time | 1.94 seconds |
Started | Jul 25 05:55:03 PM PDT 24 |
Finished | Jul 25 05:55:05 PM PDT 24 |
Peak memory | 241028 kb |
Host | smart-018ebebc-5f84-4655-a810-578888b30612 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3292097870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_alert_test.3292097870 |
Directory | /workspace/14.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_check_fail.1775173544 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 842205305 ps |
CPU time | 19.64 seconds |
Started | Jul 25 05:54:55 PM PDT 24 |
Finished | Jul 25 05:55:15 PM PDT 24 |
Peak memory | 248956 kb |
Host | smart-ba589804-74e0-46ac-ac52-100846351665 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1775173544 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_check_fail.1775173544 |
Directory | /workspace/14.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_errs.3119784817 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 1290553614 ps |
CPU time | 25.34 seconds |
Started | Jul 25 05:54:47 PM PDT 24 |
Finished | Jul 25 05:55:13 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-3a516383-a6bf-47c7-9ee5-90919023705b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3119784817 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_errs.3119784817 |
Directory | /workspace/14.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_dai_lock.2389498402 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 1486186594 ps |
CPU time | 28.28 seconds |
Started | Jul 25 05:54:48 PM PDT 24 |
Finished | Jul 25 05:55:16 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-5fae07b8-362f-4042-b06f-2e242bec3ffa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2389498402 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_dai_lock.2389498402 |
Directory | /workspace/14.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_macro_errs.43230144 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 385151074 ps |
CPU time | 4.9 seconds |
Started | Jul 25 05:54:57 PM PDT 24 |
Finished | Jul 25 05:55:02 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-ebfbec6b-96fc-4017-8144-690f21dde8f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=43230144 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_macro_errs.43230144 |
Directory | /workspace/14.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_key_req.2589279381 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 935745589 ps |
CPU time | 19.99 seconds |
Started | Jul 25 05:55:01 PM PDT 24 |
Finished | Jul 25 05:55:21 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-46546cc2-d8f7-432e-8054-6a588cd21c36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2589279381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_key_req.2589279381 |
Directory | /workspace/14.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_esc.1437104635 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 140570282 ps |
CPU time | 3.58 seconds |
Started | Jul 25 05:54:47 PM PDT 24 |
Finished | Jul 25 05:54:50 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-e605c2e0-6a62-42a6-a868-4a3ff426f8f3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1437104635 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_esc.1437104635 |
Directory | /workspace/14.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_parallel_lc_req.1964764434 |
Short name | T1090 |
Test name | |
Test status | |
Simulation time | 1506648554 ps |
CPU time | 28.13 seconds |
Started | Jul 25 05:54:50 PM PDT 24 |
Finished | Jul 25 05:55:19 PM PDT 24 |
Peak memory | 248872 kb |
Host | smart-07b7f107-327d-48b6-af89-8c47342a625f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1964764434 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_parallel_lc_req.1964764434 |
Directory | /workspace/14.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_regwen.3500268453 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 2050282413 ps |
CPU time | 7.72 seconds |
Started | Jul 25 05:55:02 PM PDT 24 |
Finished | Jul 25 05:55:10 PM PDT 24 |
Peak memory | 248920 kb |
Host | smart-d419a356-ed63-4ace-8283-881d4ae7f64b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3500268453 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_regwen.3500268453 |
Directory | /workspace/14.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_smoke.3052054467 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 2267175382 ps |
CPU time | 14.41 seconds |
Started | Jul 25 05:54:48 PM PDT 24 |
Finished | Jul 25 05:55:03 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-7e5511d5-376c-428b-ba97-b56a4ff3c4c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3052054467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_smoke.3052054467 |
Directory | /workspace/14.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_stress_all_with_rand_reset.3041263359 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 170770045340 ps |
CPU time | 1456.83 seconds |
Started | Jul 25 05:55:00 PM PDT 24 |
Finished | Jul 25 06:19:17 PM PDT 24 |
Peak memory | 447304 kb |
Host | smart-97f98c86-0125-46df-99ba-34595c47edc0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3041263359 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_stress_all_with_rand_reset.3041263359 |
Directory | /workspace/14.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/14.otp_ctrl_test_access.460647480 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 7086174804 ps |
CPU time | 17.48 seconds |
Started | Jul 25 05:55:01 PM PDT 24 |
Finished | Jul 25 05:55:18 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-e08f6e34-fa62-466e-8aa4-e542c96c867f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=460647480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.otp_ctrl_test_access.460647480 |
Directory | /workspace/14.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_init_fail.846598150 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 722335525 ps |
CPU time | 5.38 seconds |
Started | Jul 25 05:57:54 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-269640c8-b6bc-4b09-b5ad-12d9c6dd99a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=846598150 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_init_fail.846598150 |
Directory | /workspace/140.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/140.otp_ctrl_parallel_lc_esc.3075544691 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 344680752 ps |
CPU time | 8.11 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:57 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-b3f51e92-5f5d-4096-944b-5cff62571981 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3075544691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 140.otp_ctrl_parallel_lc_esc.3075544691 |
Directory | /workspace/140.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/141.otp_ctrl_init_fail.3972327510 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 245750648 ps |
CPU time | 3.57 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-cb8c9d13-236f-4547-a111-adb50d499920 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3972327510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 141.otp_ctrl_init_fail.3972327510 |
Directory | /workspace/141.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_init_fail.1630529158 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 212656319 ps |
CPU time | 4.28 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:50 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-bf77f196-375b-40e3-8a40-598f4a98b286 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1630529158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_init_fail.1630529158 |
Directory | /workspace/142.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/142.otp_ctrl_parallel_lc_esc.1648982613 |
Short name | T1198 |
Test name | |
Test status | |
Simulation time | 330069953 ps |
CPU time | 18.04 seconds |
Started | Jul 25 05:57:47 PM PDT 24 |
Finished | Jul 25 05:58:05 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-dcf4be7b-c998-4f3f-a951-2d8750eff59f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1648982613 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 142.otp_ctrl_parallel_lc_esc.1648982613 |
Directory | /workspace/142.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_init_fail.803870218 |
Short name | T1101 |
Test name | |
Test status | |
Simulation time | 1943170741 ps |
CPU time | 5.77 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:52 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-cffd795c-22b0-4228-8a55-f0afc5898ae2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=803870218 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_init_fail.803870218 |
Directory | /workspace/143.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/143.otp_ctrl_parallel_lc_esc.3261548224 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 192153831 ps |
CPU time | 6.19 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-bf39b15e-477d-4cb5-a635-7a77c01abf6c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3261548224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 143.otp_ctrl_parallel_lc_esc.3261548224 |
Directory | /workspace/143.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_init_fail.2145127520 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 270547518 ps |
CPU time | 3.82 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-17914bd3-e59d-4a64-8be8-671baab89fcc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2145127520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_init_fail.2145127520 |
Directory | /workspace/144.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/144.otp_ctrl_parallel_lc_esc.4076742616 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 530227724 ps |
CPU time | 7.4 seconds |
Started | Jul 25 05:57:57 PM PDT 24 |
Finished | Jul 25 05:58:04 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-5a2947ff-088b-4d3c-8645-5630cb5695da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4076742616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 144.otp_ctrl_parallel_lc_esc.4076742616 |
Directory | /workspace/144.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_init_fail.1156400513 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 325093905 ps |
CPU time | 4.17 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-6a9bf9f6-92b3-4dee-9d34-c6ae375a9aa0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1156400513 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_init_fail.1156400513 |
Directory | /workspace/145.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/145.otp_ctrl_parallel_lc_esc.3876211082 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 109620755 ps |
CPU time | 3.49 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-4d02053a-6a64-4e69-a43a-666368cc5e3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3876211082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 145.otp_ctrl_parallel_lc_esc.3876211082 |
Directory | /workspace/145.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_init_fail.60895039 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 244047362 ps |
CPU time | 3.26 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-b312f294-c0f8-4a1e-898c-d9d74c188268 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=60895039 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_init_fail.60895039 |
Directory | /workspace/146.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/146.otp_ctrl_parallel_lc_esc.2092024304 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 13976309513 ps |
CPU time | 35.88 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:58:26 PM PDT 24 |
Peak memory | 242876 kb |
Host | smart-d8a63eb5-143d-4c33-bc4d-cd0646c53f39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2092024304 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 146.otp_ctrl_parallel_lc_esc.2092024304 |
Directory | /workspace/146.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_init_fail.1805489676 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 192524561 ps |
CPU time | 5.03 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-6fd94ff1-8c31-472d-87f3-e22cdb25c13c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1805489676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_init_fail.1805489676 |
Directory | /workspace/147.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/147.otp_ctrl_parallel_lc_esc.1818793698 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 285291456 ps |
CPU time | 8.29 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-ad29febf-9472-4397-b1d8-6a628c7bab16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1818793698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 147.otp_ctrl_parallel_lc_esc.1818793698 |
Directory | /workspace/147.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_init_fail.4097173556 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 566342249 ps |
CPU time | 4.33 seconds |
Started | Jul 25 05:57:49 PM PDT 24 |
Finished | Jul 25 05:57:53 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-24af6137-2fe8-40cf-a4b7-6d83441b8951 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4097173556 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_init_fail.4097173556 |
Directory | /workspace/148.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/148.otp_ctrl_parallel_lc_esc.2260714302 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 445890731 ps |
CPU time | 11.88 seconds |
Started | Jul 25 05:57:52 PM PDT 24 |
Finished | Jul 25 05:58:04 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-a4d356ba-405f-4688-b8ec-d3248c1bc6e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2260714302 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 148.otp_ctrl_parallel_lc_esc.2260714302 |
Directory | /workspace/148.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_init_fail.2806799143 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 214381345 ps |
CPU time | 4.45 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-b7539246-e564-45ec-a1b5-c6e41fe1ce79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2806799143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_init_fail.2806799143 |
Directory | /workspace/149.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/149.otp_ctrl_parallel_lc_esc.735985088 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 1150848090 ps |
CPU time | 17.99 seconds |
Started | Jul 25 05:57:52 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-433dd14f-cc6a-490e-8ffe-d34b9aa28fd0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=735985088 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 149.otp_ctrl_parallel_lc_esc.735985088 |
Directory | /workspace/149.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_alert_test.532900178 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 726447107 ps |
CPU time | 1.98 seconds |
Started | Jul 25 05:55:00 PM PDT 24 |
Finished | Jul 25 05:55:02 PM PDT 24 |
Peak memory | 241056 kb |
Host | smart-05ddc151-02e5-4ff3-94d3-2ee240a247aa |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=532900178 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_alert_test.532900178 |
Directory | /workspace/15.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_check_fail.214054791 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 2920925168 ps |
CPU time | 29.71 seconds |
Started | Jul 25 05:55:02 PM PDT 24 |
Finished | Jul 25 05:55:32 PM PDT 24 |
Peak memory | 249036 kb |
Host | smart-5ff8ee98-d471-4c11-b154-a3cdeacd3efc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=214054791 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_check_fail.214054791 |
Directory | /workspace/15.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_errs.2708767480 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 5827951578 ps |
CPU time | 26.93 seconds |
Started | Jul 25 05:54:59 PM PDT 24 |
Finished | Jul 25 05:55:26 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-b6a8ad0c-aa0a-414b-821d-e2d2c5a95ad1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2708767480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_errs.2708767480 |
Directory | /workspace/15.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_dai_lock.3001896844 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 6291759007 ps |
CPU time | 11.11 seconds |
Started | Jul 25 05:55:01 PM PDT 24 |
Finished | Jul 25 05:55:12 PM PDT 24 |
Peak memory | 243140 kb |
Host | smart-0ff937f5-22c2-4d49-b68a-1de4d3d75654 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3001896844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_dai_lock.3001896844 |
Directory | /workspace/15.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_init_fail.1889618452 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 284675080 ps |
CPU time | 5.78 seconds |
Started | Jul 25 05:54:59 PM PDT 24 |
Finished | Jul 25 05:55:05 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-12f771c2-f332-4fd7-8119-6f2feb7e6e25 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1889618452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_init_fail.1889618452 |
Directory | /workspace/15.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_key_req.2116871673 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 2657590393 ps |
CPU time | 29.75 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:35 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-dc51ab5a-45e4-4f00-8011-22513b39a1e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2116871673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_key_req.2116871673 |
Directory | /workspace/15.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_esc.4207770657 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 3381358611 ps |
CPU time | 14.48 seconds |
Started | Jul 25 05:55:02 PM PDT 24 |
Finished | Jul 25 05:55:16 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-98e6c532-88f2-4a92-b90e-1f8ad1ca0e4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4207770657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_esc.4207770657 |
Directory | /workspace/15.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_parallel_lc_req.3621095320 |
Short name | T1103 |
Test name | |
Test status | |
Simulation time | 757361201 ps |
CPU time | 23.07 seconds |
Started | Jul 25 05:55:01 PM PDT 24 |
Finished | Jul 25 05:55:24 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-c474c648-662d-48e3-8aac-0eeb15d73abc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3621095320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_parallel_lc_req.3621095320 |
Directory | /workspace/15.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_regwen.1448877249 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 295969349 ps |
CPU time | 7.02 seconds |
Started | Jul 25 05:55:02 PM PDT 24 |
Finished | Jul 25 05:55:09 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-a1d133c5-1d7b-4713-bf0f-95d0dec9bfee |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1448877249 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_regwen.1448877249 |
Directory | /workspace/15.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_smoke.1834642981 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 469325515 ps |
CPU time | 9.71 seconds |
Started | Jul 25 05:55:03 PM PDT 24 |
Finished | Jul 25 05:55:13 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-5e5f03b7-4627-4d5e-bed6-85dabb4ecac7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1834642981 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_smoke.1834642981 |
Directory | /workspace/15.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_stress_all_with_rand_reset.2641195579 |
Short name | T1130 |
Test name | |
Test status | |
Simulation time | 16273891591 ps |
CPU time | 478.65 seconds |
Started | Jul 25 05:55:00 PM PDT 24 |
Finished | Jul 25 06:02:59 PM PDT 24 |
Peak memory | 265108 kb |
Host | smart-b0b44d10-432f-4665-b720-fd3d0eca7040 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2641195579 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_stress_all_with_rand_reset.2641195579 |
Directory | /workspace/15.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/15.otp_ctrl_test_access.2104091992 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 4573683266 ps |
CPU time | 42 seconds |
Started | Jul 25 05:55:00 PM PDT 24 |
Finished | Jul 25 05:55:42 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-06378b7e-eb0d-4e11-929c-aedda3cbd212 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2104091992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.otp_ctrl_test_access.2104091992 |
Directory | /workspace/15.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_init_fail.2295193744 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 142709466 ps |
CPU time | 3.96 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-2794f626-4f36-4a80-90f1-889975f4fd10 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2295193744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_init_fail.2295193744 |
Directory | /workspace/150.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/150.otp_ctrl_parallel_lc_esc.1866535508 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 111178882 ps |
CPU time | 4.78 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-b873e884-3402-4d01-ba7e-215fb8f015ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1866535508 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 150.otp_ctrl_parallel_lc_esc.1866535508 |
Directory | /workspace/150.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_init_fail.169202407 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 478774767 ps |
CPU time | 4.21 seconds |
Started | Jul 25 05:57:48 PM PDT 24 |
Finished | Jul 25 05:57:52 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-835d362d-69ea-4004-8c6d-e15ccdda62df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=169202407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_init_fail.169202407 |
Directory | /workspace/151.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/151.otp_ctrl_parallel_lc_esc.1732225859 |
Short name | T1109 |
Test name | |
Test status | |
Simulation time | 347073356 ps |
CPU time | 4.11 seconds |
Started | Jul 25 05:57:46 PM PDT 24 |
Finished | Jul 25 05:57:50 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-8d2819ef-4fb2-48dc-9ba3-5560a9e88298 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1732225859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 151.otp_ctrl_parallel_lc_esc.1732225859 |
Directory | /workspace/151.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_init_fail.2418419327 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 306472355 ps |
CPU time | 4.17 seconds |
Started | Jul 25 05:57:50 PM PDT 24 |
Finished | Jul 25 05:57:54 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-62aae1bc-ae73-4b3d-9504-bea5dd583650 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2418419327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_init_fail.2418419327 |
Directory | /workspace/152.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/152.otp_ctrl_parallel_lc_esc.824998458 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 1240802988 ps |
CPU time | 29.8 seconds |
Started | Jul 25 05:57:53 PM PDT 24 |
Finished | Jul 25 05:58:23 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-0403703c-4c34-42c9-9422-2ab28ecb1ac5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=824998458 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 152.otp_ctrl_parallel_lc_esc.824998458 |
Directory | /workspace/152.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_init_fail.307191960 |
Short name | T1143 |
Test name | |
Test status | |
Simulation time | 131148352 ps |
CPU time | 3.71 seconds |
Started | Jul 25 05:57:52 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-253afe9d-35f7-41c5-9ac6-e71ee790868e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=307191960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_init_fail.307191960 |
Directory | /workspace/153.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/153.otp_ctrl_parallel_lc_esc.793550819 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 582423893 ps |
CPU time | 6.71 seconds |
Started | Jul 25 05:57:53 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242200 kb |
Host | smart-a1e94827-a0a5-4533-abdd-ce8b28eefbae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=793550819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 153.otp_ctrl_parallel_lc_esc.793550819 |
Directory | /workspace/153.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_init_fail.1320054177 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 239932859 ps |
CPU time | 4.52 seconds |
Started | Jul 25 05:57:53 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-a9c0df64-c74e-4835-9c9f-a25d16cfc280 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1320054177 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_init_fail.1320054177 |
Directory | /workspace/154.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/154.otp_ctrl_parallel_lc_esc.2041130684 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 823290999 ps |
CPU time | 11.04 seconds |
Started | Jul 25 05:57:53 PM PDT 24 |
Finished | Jul 25 05:58:04 PM PDT 24 |
Peak memory | 248948 kb |
Host | smart-184c8391-7f43-4c0b-afdb-fd1721a3c235 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2041130684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 154.otp_ctrl_parallel_lc_esc.2041130684 |
Directory | /workspace/154.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_init_fail.2874166012 |
Short name | T1116 |
Test name | |
Test status | |
Simulation time | 334719879 ps |
CPU time | 3.94 seconds |
Started | Jul 25 05:57:52 PM PDT 24 |
Finished | Jul 25 05:57:56 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-24d6724f-4721-4d23-9c73-265fa935a744 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2874166012 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_init_fail.2874166012 |
Directory | /workspace/155.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/155.otp_ctrl_parallel_lc_esc.2046154653 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 3725569824 ps |
CPU time | 27.44 seconds |
Started | Jul 25 05:57:51 PM PDT 24 |
Finished | Jul 25 05:58:19 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-5c90e938-bea7-46f3-9d8b-654671741152 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2046154653 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 155.otp_ctrl_parallel_lc_esc.2046154653 |
Directory | /workspace/155.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_init_fail.3597663554 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 121076584 ps |
CPU time | 4.49 seconds |
Started | Jul 25 05:57:53 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-5be0b9f3-16d3-433f-8523-f0501b4a8bbf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3597663554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_init_fail.3597663554 |
Directory | /workspace/156.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/156.otp_ctrl_parallel_lc_esc.66067031 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 279339776 ps |
CPU time | 3.32 seconds |
Started | Jul 25 05:57:52 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-5b0e798e-bcab-40d7-9b8b-44df97d9ac9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=66067031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm l ine+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 156.otp_ctrl_parallel_lc_esc.66067031 |
Directory | /workspace/156.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_init_fail.4011106931 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 753348480 ps |
CPU time | 4.92 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:01 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-ee632f41-7a90-4147-95ac-4b92b126c257 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4011106931 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_init_fail.4011106931 |
Directory | /workspace/157.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/157.otp_ctrl_parallel_lc_esc.106016283 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 1961087688 ps |
CPU time | 20.46 seconds |
Started | Jul 25 05:57:54 PM PDT 24 |
Finished | Jul 25 05:58:15 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-6f0ad856-56cf-4d6b-826f-0238da27727e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=106016283 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 157.otp_ctrl_parallel_lc_esc.106016283 |
Directory | /workspace/157.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_init_fail.2849058156 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 143121581 ps |
CPU time | 4.32 seconds |
Started | Jul 25 05:57:58 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-d72c07a0-1405-4bf1-b074-0471a82ba63e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2849058156 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_init_fail.2849058156 |
Directory | /workspace/158.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/158.otp_ctrl_parallel_lc_esc.1824864691 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 415297619 ps |
CPU time | 10.95 seconds |
Started | Jul 25 05:57:57 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-f853c15e-ffde-430c-b791-29e33c30d8bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1824864691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 158.otp_ctrl_parallel_lc_esc.1824864691 |
Directory | /workspace/158.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_init_fail.2955980314 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 107843983 ps |
CPU time | 3.41 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:02 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-da3914bd-a5e5-4bc2-9eb3-d771fba53daa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2955980314 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_init_fail.2955980314 |
Directory | /workspace/159.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/159.otp_ctrl_parallel_lc_esc.3769015471 |
Short name | T1179 |
Test name | |
Test status | |
Simulation time | 265688310 ps |
CPU time | 6.84 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:06 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-dcd9fed2-8c4d-4b0f-9037-d1a6cefcdd58 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3769015471 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 159.otp_ctrl_parallel_lc_esc.3769015471 |
Directory | /workspace/159.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_alert_test.403388397 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 57783217 ps |
CPU time | 1.82 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:07 PM PDT 24 |
Peak memory | 240812 kb |
Host | smart-bc5b07a6-7d47-4bfc-b706-4dbc53f6d4a8 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=403388397 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_alert_test.403388397 |
Directory | /workspace/16.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_check_fail.2032305506 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 602468748 ps |
CPU time | 6.68 seconds |
Started | Jul 25 05:55:08 PM PDT 24 |
Finished | Jul 25 05:55:14 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-ec996840-2b3b-49e8-aeee-274a6fc6ab9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2032305506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_check_fail.2032305506 |
Directory | /workspace/16.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_errs.2061665963 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 3230939479 ps |
CPU time | 17.22 seconds |
Started | Jul 25 05:55:04 PM PDT 24 |
Finished | Jul 25 05:55:21 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-85cd586d-3156-4d06-94ed-1f393c101e23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2061665963 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_errs.2061665963 |
Directory | /workspace/16.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_dai_lock.229390447 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 26823397150 ps |
CPU time | 61.78 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 243152 kb |
Host | smart-ba50e2c2-bd69-40d8-8f60-74ebf268a4fe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=229390447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_dai_lock.229390447 |
Directory | /workspace/16.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_init_fail.1828322514 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 458401568 ps |
CPU time | 3.08 seconds |
Started | Jul 25 05:55:02 PM PDT 24 |
Finished | Jul 25 05:55:05 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-312e52fd-06e2-488f-b921-d9892b2766cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1828322514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_init_fail.1828322514 |
Directory | /workspace/16.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_macro_errs.661774437 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 3101300198 ps |
CPU time | 40.02 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 05:55:48 PM PDT 24 |
Peak memory | 249056 kb |
Host | smart-3d3dd201-312b-4762-97e3-40ca57c84d95 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=661774437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_macro_errs.661774437 |
Directory | /workspace/16.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_key_req.3389057789 |
Short name | T1173 |
Test name | |
Test status | |
Simulation time | 700121436 ps |
CPU time | 20.86 seconds |
Started | Jul 25 05:55:04 PM PDT 24 |
Finished | Jul 25 05:55:25 PM PDT 24 |
Peak memory | 242656 kb |
Host | smart-2b91b200-66f0-4a84-ab48-0be89a5c5c35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3389057789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_key_req.3389057789 |
Directory | /workspace/16.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_esc.1527393120 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 315221865 ps |
CPU time | 9.12 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:14 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-b38fa80d-0ca0-4e90-b80a-da91b50adce6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1527393120 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_esc.1527393120 |
Directory | /workspace/16.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_parallel_lc_req.848489111 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 548002701 ps |
CPU time | 15.34 seconds |
Started | Jul 25 05:55:01 PM PDT 24 |
Finished | Jul 25 05:55:17 PM PDT 24 |
Peak memory | 248920 kb |
Host | smart-a8ea4111-9d74-419e-b767-c7b5ac0a7790 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=848489111 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_parallel_lc_req.848489111 |
Directory | /workspace/16.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_regwen.1675011832 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 492520952 ps |
CPU time | 6.34 seconds |
Started | Jul 25 05:55:06 PM PDT 24 |
Finished | Jul 25 05:55:14 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-fbbe560b-9f99-423a-a1f7-cb26a8d4c512 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1675011832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_regwen.1675011832 |
Directory | /workspace/16.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_smoke.973610602 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 5590150172 ps |
CPU time | 18.25 seconds |
Started | Jul 25 05:55:06 PM PDT 24 |
Finished | Jul 25 05:55:24 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-b78bd69d-0597-4480-8fa5-30eee569e4c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=973610602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_smoke.973610602 |
Directory | /workspace/16.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_stress_all.1163162790 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 1399305456 ps |
CPU time | 17.17 seconds |
Started | Jul 25 05:55:06 PM PDT 24 |
Finished | Jul 25 05:55:23 PM PDT 24 |
Peak memory | 242916 kb |
Host | smart-ba6503f4-2555-48b7-8924-05201532daf1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1163162790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_stress_all .1163162790 |
Directory | /workspace/16.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/16.otp_ctrl_test_access.347018524 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 1160764499 ps |
CPU time | 24.91 seconds |
Started | Jul 25 05:55:08 PM PDT 24 |
Finished | Jul 25 05:55:33 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-23c20661-941c-431b-aeb3-6614b9edba96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=347018524 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.otp_ctrl_test_access.347018524 |
Directory | /workspace/16.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_init_fail.1317988153 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 380686830 ps |
CPU time | 3.68 seconds |
Started | Jul 25 05:58:01 PM PDT 24 |
Finished | Jul 25 05:58:05 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-93c57049-f494-46ac-95c5-1ccc30fc2656 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1317988153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_init_fail.1317988153 |
Directory | /workspace/160.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/160.otp_ctrl_parallel_lc_esc.2064313459 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 300973424 ps |
CPU time | 6.86 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-473319db-b63e-4823-bd33-21597502e465 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2064313459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 160.otp_ctrl_parallel_lc_esc.2064313459 |
Directory | /workspace/160.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_init_fail.2407142744 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 89797912 ps |
CPU time | 3.21 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-5027bfab-7fef-4dab-b5aa-07ed9bc13f0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2407142744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_init_fail.2407142744 |
Directory | /workspace/161.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/161.otp_ctrl_parallel_lc_esc.2418351300 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 231319458 ps |
CPU time | 7.92 seconds |
Started | Jul 25 05:57:55 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-96868504-70b2-4a26-a07a-2f7aef546c91 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2418351300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 161.otp_ctrl_parallel_lc_esc.2418351300 |
Directory | /workspace/161.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_init_fail.1736917868 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 144333915 ps |
CPU time | 3.85 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-305aa12b-e1e4-40fe-b771-4c63e25c7132 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1736917868 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_init_fail.1736917868 |
Directory | /workspace/162.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/162.otp_ctrl_parallel_lc_esc.1757349468 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 350060413 ps |
CPU time | 5.41 seconds |
Started | Jul 25 05:57:53 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-9537f950-b12f-44c4-86ff-cc60974748aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1757349468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 162.otp_ctrl_parallel_lc_esc.1757349468 |
Directory | /workspace/162.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_init_fail.4248365849 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 787125038 ps |
CPU time | 5.25 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:02 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-d27795e7-38ac-450f-b1fc-f2770c0af5e5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4248365849 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_init_fail.4248365849 |
Directory | /workspace/163.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/163.otp_ctrl_parallel_lc_esc.1287197082 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 1715911109 ps |
CPU time | 12.52 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:12 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-8c5d2500-d31f-4436-8c2a-aa1d28f0d5d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1287197082 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 163.otp_ctrl_parallel_lc_esc.1287197082 |
Directory | /workspace/163.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_init_fail.3595603564 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 121264111 ps |
CPU time | 4.56 seconds |
Started | Jul 25 05:57:55 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-f5b37f6a-1f6c-4019-a932-27cb8df858ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3595603564 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_init_fail.3595603564 |
Directory | /workspace/164.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/164.otp_ctrl_parallel_lc_esc.1578319996 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 5036294928 ps |
CPU time | 15.42 seconds |
Started | Jul 25 05:57:55 PM PDT 24 |
Finished | Jul 25 05:58:11 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-4355f018-9d12-4e05-85f3-4f49af5d0710 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1578319996 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 164.otp_ctrl_parallel_lc_esc.1578319996 |
Directory | /workspace/164.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_init_fail.722774433 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 1488389557 ps |
CPU time | 5.91 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:02 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-7747f79f-3fe1-45d3-8c0b-30b618221ef4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=722774433 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_init_fail.722774433 |
Directory | /workspace/165.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/165.otp_ctrl_parallel_lc_esc.3612978509 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 4594126301 ps |
CPU time | 10.45 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-3d201769-218d-4af8-ad46-e3dcdc7737c9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3612978509 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 165.otp_ctrl_parallel_lc_esc.3612978509 |
Directory | /workspace/165.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_init_fail.1923095836 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 230407198 ps |
CPU time | 3.6 seconds |
Started | Jul 25 05:58:00 PM PDT 24 |
Finished | Jul 25 05:58:04 PM PDT 24 |
Peak memory | 242632 kb |
Host | smart-a2854a29-ce23-4583-9fa9-d7498bf61971 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1923095836 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_init_fail.1923095836 |
Directory | /workspace/166.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/166.otp_ctrl_parallel_lc_esc.2450793116 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 311981843 ps |
CPU time | 5.36 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:02 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-a250b418-8179-4d70-95be-4b8bbee857c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2450793116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 166.otp_ctrl_parallel_lc_esc.2450793116 |
Directory | /workspace/166.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_init_fail.3974363295 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 199390683 ps |
CPU time | 4.19 seconds |
Started | Jul 25 05:57:54 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-7c444896-0b08-4deb-9004-82daab43381b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3974363295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_init_fail.3974363295 |
Directory | /workspace/167.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/167.otp_ctrl_parallel_lc_esc.3133010681 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 1039710950 ps |
CPU time | 10.8 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-d0a75087-afd2-4abc-9f8e-95dce8d911f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3133010681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 167.otp_ctrl_parallel_lc_esc.3133010681 |
Directory | /workspace/167.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_init_fail.2617023549 |
Short name | T1192 |
Test name | |
Test status | |
Simulation time | 1431841296 ps |
CPU time | 4.55 seconds |
Started | Jul 25 05:57:54 PM PDT 24 |
Finished | Jul 25 05:57:59 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-80d6cccc-9d64-4408-a12c-44534855425d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2617023549 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_init_fail.2617023549 |
Directory | /workspace/168.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/168.otp_ctrl_parallel_lc_esc.3652774013 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 615328023 ps |
CPU time | 7.51 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:06 PM PDT 24 |
Peak memory | 242096 kb |
Host | smart-608f24fb-f509-4fb2-9de2-f2033258acf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3652774013 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 168.otp_ctrl_parallel_lc_esc.3652774013 |
Directory | /workspace/168.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_init_fail.686708710 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 162351635 ps |
CPU time | 4.61 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:01 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-e2739d46-fda9-4749-a0dc-697b49e0e41a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=686708710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_init_fail.686708710 |
Directory | /workspace/169.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/169.otp_ctrl_parallel_lc_esc.3955841503 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 366660784 ps |
CPU time | 9.84 seconds |
Started | Jul 25 05:57:54 PM PDT 24 |
Finished | Jul 25 05:58:04 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-b1c04413-dbb5-459d-b3c4-48d7a489a731 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3955841503 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 169.otp_ctrl_parallel_lc_esc.3955841503 |
Directory | /workspace/169.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_alert_test.3522140721 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 105333528 ps |
CPU time | 1.8 seconds |
Started | Jul 25 05:55:08 PM PDT 24 |
Finished | Jul 25 05:55:10 PM PDT 24 |
Peak memory | 241028 kb |
Host | smart-084bbccb-4998-4dd2-b0b4-57d3f7fd5e63 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3522140721 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_alert_test.3522140721 |
Directory | /workspace/17.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_check_fail.3350454112 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 1375645324 ps |
CPU time | 12.81 seconds |
Started | Jul 25 05:55:06 PM PDT 24 |
Finished | Jul 25 05:55:19 PM PDT 24 |
Peak memory | 242876 kb |
Host | smart-1f61bfb4-1800-4979-b110-0882ac93d28a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3350454112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_check_fail.3350454112 |
Directory | /workspace/17.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_errs.644991664 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 242662167 ps |
CPU time | 13.41 seconds |
Started | Jul 25 05:55:10 PM PDT 24 |
Finished | Jul 25 05:55:24 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-a8aee71e-d86d-44a0-ae7f-05bc316e451e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=644991664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_errs.644991664 |
Directory | /workspace/17.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_dai_lock.3615473390 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 1444796931 ps |
CPU time | 13.9 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:19 PM PDT 24 |
Peak memory | 248980 kb |
Host | smart-b3ccd914-6a38-43b0-b5ee-0b623f0c74a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3615473390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_dai_lock.3615473390 |
Directory | /workspace/17.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_init_fail.345025370 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 465247826 ps |
CPU time | 4.89 seconds |
Started | Jul 25 05:55:08 PM PDT 24 |
Finished | Jul 25 05:55:13 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-4933fa32-bef8-46fc-97cc-d814f282caea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=345025370 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_init_fail.345025370 |
Directory | /workspace/17.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_macro_errs.2529206220 |
Short name | T1178 |
Test name | |
Test status | |
Simulation time | 8690772681 ps |
CPU time | 53.84 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 250112 kb |
Host | smart-4bde0861-8977-4b5e-ae89-c79f6c9f6323 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2529206220 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_macro_errs.2529206220 |
Directory | /workspace/17.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_key_req.3441896355 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 321063208 ps |
CPU time | 6.6 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:12 PM PDT 24 |
Peak memory | 248916 kb |
Host | smart-2481603f-cf9c-4296-94eb-4b5456bb8258 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3441896355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_key_req.3441896355 |
Directory | /workspace/17.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_esc.2067289135 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 3676424696 ps |
CPU time | 16.25 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:22 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-c2857c9b-42e7-41d8-b254-ff1672cbc6c1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2067289135 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_esc.2067289135 |
Directory | /workspace/17.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_parallel_lc_req.426049622 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 786084079 ps |
CPU time | 6.25 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 05:55:14 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-155b6def-ac35-405c-95b2-9c222baa6689 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=426049622 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_parallel_lc_req.426049622 |
Directory | /workspace/17.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_regwen.4145059401 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 952684034 ps |
CPU time | 12.67 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:17 PM PDT 24 |
Peak memory | 242204 kb |
Host | smart-d78111ab-cf50-4310-bdb5-7df4c110d396 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4145059401 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_regwen.4145059401 |
Directory | /workspace/17.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_smoke.3982025481 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 2217008941 ps |
CPU time | 6.57 seconds |
Started | Jul 25 05:55:11 PM PDT 24 |
Finished | Jul 25 05:55:18 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-f90b0806-22e2-47a3-b2e6-2d4e14a3c6b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3982025481 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_smoke.3982025481 |
Directory | /workspace/17.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_stress_all_with_rand_reset.3580968684 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 96889174211 ps |
CPU time | 1424.86 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 06:18:53 PM PDT 24 |
Peak memory | 345472 kb |
Host | smart-00490f73-da6f-45c5-89c8-5cd28e892307 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3580968684 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_stress_all_with_rand_reset.3580968684 |
Directory | /workspace/17.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/17.otp_ctrl_test_access.573015170 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 221253991 ps |
CPU time | 8.83 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 05:55:16 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-f2979814-9aa9-4d8f-8bf1-c0706889047b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=573015170 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.otp_ctrl_test_access.573015170 |
Directory | /workspace/17.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/170.otp_ctrl_parallel_lc_esc.1716251264 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 474181519 ps |
CPU time | 6.38 seconds |
Started | Jul 25 05:58:00 PM PDT 24 |
Finished | Jul 25 05:58:06 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-c3507cff-cf33-4471-8b35-0138abdac8fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1716251264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 170.otp_ctrl_parallel_lc_esc.1716251264 |
Directory | /workspace/170.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_init_fail.3209343101 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 215453321 ps |
CPU time | 5.22 seconds |
Started | Jul 25 05:57:58 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-6b245a6e-c826-4294-b9ee-e468d16b5d71 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3209343101 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_init_fail.3209343101 |
Directory | /workspace/171.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/171.otp_ctrl_parallel_lc_esc.137747551 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 1421788641 ps |
CPU time | 10 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:06 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-715b247a-9d2c-4aac-acf6-b043fd0d2d52 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=137747551 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 171.otp_ctrl_parallel_lc_esc.137747551 |
Directory | /workspace/171.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_init_fail.31962901 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 284394562 ps |
CPU time | 3.35 seconds |
Started | Jul 25 05:57:55 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-a7b1e644-fb61-47ab-a972-87fd87945275 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=31962901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_init_fail.31962901 |
Directory | /workspace/172.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/172.otp_ctrl_parallel_lc_esc.2257210748 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 169306497 ps |
CPU time | 2.81 seconds |
Started | Jul 25 05:57:59 PM PDT 24 |
Finished | Jul 25 05:58:02 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-1b97a3e4-4324-4133-99b4-21c9bd665700 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2257210748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 172.otp_ctrl_parallel_lc_esc.2257210748 |
Directory | /workspace/172.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/173.otp_ctrl_init_fail.3097284641 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 124632657 ps |
CPU time | 3.99 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-42a522fd-9581-4b82-8706-a326a06eead6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3097284641 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 173.otp_ctrl_init_fail.3097284641 |
Directory | /workspace/173.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/174.otp_ctrl_init_fail.875779240 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 104192707 ps |
CPU time | 3.76 seconds |
Started | Jul 25 05:57:56 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-733b68c6-91b1-4c3a-93d1-7b7764ed7917 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=875779240 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 174.otp_ctrl_init_fail.875779240 |
Directory | /workspace/174.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_init_fail.1052606947 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 590565507 ps |
CPU time | 4.51 seconds |
Started | Jul 25 05:57:58 PM PDT 24 |
Finished | Jul 25 05:58:03 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-12ffd854-862a-4896-8c9a-396dbb991f62 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1052606947 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_init_fail.1052606947 |
Directory | /workspace/175.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/175.otp_ctrl_parallel_lc_esc.2026918830 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 422798505 ps |
CPU time | 4.49 seconds |
Started | Jul 25 05:57:58 PM PDT 24 |
Finished | Jul 25 05:58:02 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-ea94595c-7b0b-4564-ac15-8364b1bf76dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2026918830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 175.otp_ctrl_parallel_lc_esc.2026918830 |
Directory | /workspace/175.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_init_fail.3374163491 |
Short name | T1180 |
Test name | |
Test status | |
Simulation time | 525102823 ps |
CPU time | 4.84 seconds |
Started | Jul 25 05:58:03 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-991477b6-8b78-4535-b0a4-819b969462ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3374163491 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_init_fail.3374163491 |
Directory | /workspace/176.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/176.otp_ctrl_parallel_lc_esc.2695028954 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 1060391706 ps |
CPU time | 9.62 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:14 PM PDT 24 |
Peak memory | 248692 kb |
Host | smart-c7ab790e-b832-4480-b29c-80900a4903cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2695028954 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 176.otp_ctrl_parallel_lc_esc.2695028954 |
Directory | /workspace/176.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_init_fail.3751594940 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 158257175 ps |
CPU time | 4.11 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-04ca47a3-010c-4a4d-9d5f-b6f6d82bca4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3751594940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_init_fail.3751594940 |
Directory | /workspace/177.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/177.otp_ctrl_parallel_lc_esc.224876487 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 723310304 ps |
CPU time | 10.87 seconds |
Started | Jul 25 05:58:02 PM PDT 24 |
Finished | Jul 25 05:58:13 PM PDT 24 |
Peak memory | 242760 kb |
Host | smart-f188096d-8010-40ea-ada7-5a648f2315ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=224876487 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 177.otp_ctrl_parallel_lc_esc.224876487 |
Directory | /workspace/177.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_init_fail.2509963892 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 294565818 ps |
CPU time | 4.5 seconds |
Started | Jul 25 05:58:06 PM PDT 24 |
Finished | Jul 25 05:58:11 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-8651cc50-0752-4af8-bad7-e4c4278731be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2509963892 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_init_fail.2509963892 |
Directory | /workspace/178.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/178.otp_ctrl_parallel_lc_esc.2538423459 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 99662197 ps |
CPU time | 2.53 seconds |
Started | Jul 25 05:58:03 PM PDT 24 |
Finished | Jul 25 05:58:05 PM PDT 24 |
Peak memory | 247392 kb |
Host | smart-1ad267e5-2669-4c4a-b7f6-2f9549fa3dc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2538423459 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 178.otp_ctrl_parallel_lc_esc.2538423459 |
Directory | /workspace/178.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_init_fail.1948213906 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 428790644 ps |
CPU time | 4.87 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:09 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-0b920193-0d0d-4c4c-b251-4cc0622569c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1948213906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_init_fail.1948213906 |
Directory | /workspace/179.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/179.otp_ctrl_parallel_lc_esc.2272402804 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 244463395 ps |
CPU time | 8.08 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:12 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-a7722122-1e16-4206-a4c9-c5120549141f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2272402804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 179.otp_ctrl_parallel_lc_esc.2272402804 |
Directory | /workspace/179.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_alert_test.174535797 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 181397838 ps |
CPU time | 1.97 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:16 PM PDT 24 |
Peak memory | 241024 kb |
Host | smart-4501ffb2-bd77-42fb-a31d-24ef1c0267af |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=174535797 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_alert_test.174535797 |
Directory | /workspace/18.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_check_fail.2084297748 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 819804687 ps |
CPU time | 7.19 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:33 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-675a6e30-30d6-484f-981c-834e9a92c682 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2084297748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_check_fail.2084297748 |
Directory | /workspace/18.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_errs.3679941099 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 845218595 ps |
CPU time | 13.49 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 05:55:21 PM PDT 24 |
Peak memory | 242732 kb |
Host | smart-72d60d33-b910-40eb-87c9-6f871997ae05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3679941099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_errs.3679941099 |
Directory | /workspace/18.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_dai_lock.4105642287 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 4136484932 ps |
CPU time | 23.52 seconds |
Started | Jul 25 05:55:04 PM PDT 24 |
Finished | Jul 25 05:55:28 PM PDT 24 |
Peak memory | 249000 kb |
Host | smart-0a39a9fd-3abb-48e3-a606-4c370ba366be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4105642287 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_dai_lock.4105642287 |
Directory | /workspace/18.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_init_fail.3350418031 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 600346185 ps |
CPU time | 3.96 seconds |
Started | Jul 25 05:55:08 PM PDT 24 |
Finished | Jul 25 05:55:12 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-c98665f0-5ee3-4fa8-b5a0-08566934e0f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3350418031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_init_fail.3350418031 |
Directory | /workspace/18.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_macro_errs.3325937899 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 2011684227 ps |
CPU time | 8.55 seconds |
Started | Jul 25 05:55:11 PM PDT 24 |
Finished | Jul 25 05:55:20 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-8bf336f5-2cbe-4d6e-8384-df356be179ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3325937899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_macro_errs.3325937899 |
Directory | /workspace/18.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_key_req.4144706743 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 1769366192 ps |
CPU time | 13.66 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:28 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-c419fefb-356e-4b7a-8663-e135f302b902 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4144706743 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_key_req.4144706743 |
Directory | /workspace/18.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_esc.1206592966 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 2211778251 ps |
CPU time | 5.64 seconds |
Started | Jul 25 05:55:07 PM PDT 24 |
Finished | Jul 25 05:55:13 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-a1449ed6-3647-44c9-98d9-99e0a8c71a48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1206592966 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_esc.1206592966 |
Directory | /workspace/18.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_parallel_lc_req.1460352586 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 3536797816 ps |
CPU time | 9.23 seconds |
Started | Jul 25 05:55:05 PM PDT 24 |
Finished | Jul 25 05:55:15 PM PDT 24 |
Peak memory | 248920 kb |
Host | smart-6ab7584f-4c8a-40a7-af45-2ae79cbba0b6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1460352586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_parallel_lc_req.1460352586 |
Directory | /workspace/18.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_regwen.4241917775 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 154217011 ps |
CPU time | 5.63 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:19 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-73a9f384-5243-4570-909c-d467df057553 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4241917775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_regwen.4241917775 |
Directory | /workspace/18.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_smoke.3583405864 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 582810196 ps |
CPU time | 10.84 seconds |
Started | Jul 25 05:55:06 PM PDT 24 |
Finished | Jul 25 05:55:17 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-01743cf5-d417-4625-be60-8ed98bfeda9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3583405864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_smoke.3583405864 |
Directory | /workspace/18.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all.1465567334 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 114118562764 ps |
CPU time | 230.63 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:59:05 PM PDT 24 |
Peak memory | 281772 kb |
Host | smart-295a8d19-755d-4435-81c3-b0a11a9fde6f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1465567334 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all .1465567334 |
Directory | /workspace/18.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_stress_all_with_rand_reset.1871981661 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 445102595057 ps |
CPU time | 1394.99 seconds |
Started | Jul 25 05:55:13 PM PDT 24 |
Finished | Jul 25 06:18:28 PM PDT 24 |
Peak memory | 288740 kb |
Host | smart-5cff8777-56b3-4aae-a114-fe00b7579029 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1871981661 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_stress_all_with_rand_reset.1871981661 |
Directory | /workspace/18.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/18.otp_ctrl_test_access.1270307181 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 855210739 ps |
CPU time | 17.94 seconds |
Started | Jul 25 05:55:49 PM PDT 24 |
Finished | Jul 25 05:56:07 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-0a1993de-0021-499f-aafe-a16e30309d69 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1270307181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.otp_ctrl_test_access.1270307181 |
Directory | /workspace/18.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_init_fail.1251031735 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 356916129 ps |
CPU time | 3.91 seconds |
Started | Jul 25 05:58:02 PM PDT 24 |
Finished | Jul 25 05:58:06 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-3bbb4358-57e8-4583-ac3e-4b977a5840df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1251031735 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_init_fail.1251031735 |
Directory | /workspace/180.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/180.otp_ctrl_parallel_lc_esc.1307574152 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 239504906 ps |
CPU time | 3.39 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-48dbbce4-7690-4403-8fd6-5bc269283e2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1307574152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 180.otp_ctrl_parallel_lc_esc.1307574152 |
Directory | /workspace/180.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_init_fail.4055706742 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 380629417 ps |
CPU time | 4.85 seconds |
Started | Jul 25 05:58:03 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-c39fda25-23ad-4028-8f7c-3982ac2323d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4055706742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_init_fail.4055706742 |
Directory | /workspace/181.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/181.otp_ctrl_parallel_lc_esc.4102214233 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 173204101 ps |
CPU time | 8.79 seconds |
Started | Jul 25 05:58:01 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-627cc9ba-82d9-42f6-b899-4363f7e40019 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4102214233 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 181.otp_ctrl_parallel_lc_esc.4102214233 |
Directory | /workspace/181.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_init_fail.3023522713 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 111495409 ps |
CPU time | 3.14 seconds |
Started | Jul 25 05:58:07 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-6cea5d81-7ffa-4fab-a9d3-ee9051546837 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3023522713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_init_fail.3023522713 |
Directory | /workspace/182.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/182.otp_ctrl_parallel_lc_esc.105901325 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 171863927 ps |
CPU time | 7.08 seconds |
Started | Jul 25 05:58:06 PM PDT 24 |
Finished | Jul 25 05:58:13 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-226e3277-e2e8-45cb-814e-fe755cedb310 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=105901325 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 182.otp_ctrl_parallel_lc_esc.105901325 |
Directory | /workspace/182.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_init_fail.98106789 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 100908226 ps |
CPU time | 4.19 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-b2d3f059-3a6f-446c-b998-738d414f821d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=98106789 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_init_fail.98106789 |
Directory | /workspace/183.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/183.otp_ctrl_parallel_lc_esc.517687986 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 465307098 ps |
CPU time | 12.96 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-772fa4bd-81cf-447a-b96b-09b73546aded |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=517687986 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 183.otp_ctrl_parallel_lc_esc.517687986 |
Directory | /workspace/183.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_init_fail.950439057 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 1368004548 ps |
CPU time | 4.86 seconds |
Started | Jul 25 05:58:05 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-11943afa-0558-430c-877a-a6624cf1f278 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=950439057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_init_fail.950439057 |
Directory | /workspace/184.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/184.otp_ctrl_parallel_lc_esc.3527918181 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 289893118 ps |
CPU time | 5.17 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-0b7906f8-7b87-4247-9ccf-bd6524475741 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3527918181 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 184.otp_ctrl_parallel_lc_esc.3527918181 |
Directory | /workspace/184.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_init_fail.4025882617 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 2327624590 ps |
CPU time | 4.56 seconds |
Started | Jul 25 05:58:12 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242612 kb |
Host | smart-69ff887d-a6e2-44aa-9cd6-ae9cfe26b580 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4025882617 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_init_fail.4025882617 |
Directory | /workspace/185.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/185.otp_ctrl_parallel_lc_esc.1689121634 |
Short name | T1154 |
Test name | |
Test status | |
Simulation time | 582145041 ps |
CPU time | 8.87 seconds |
Started | Jul 25 05:58:03 PM PDT 24 |
Finished | Jul 25 05:58:12 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-5835ec4e-b85d-4feb-a92e-2055b5e7cf26 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1689121634 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 185.otp_ctrl_parallel_lc_esc.1689121634 |
Directory | /workspace/185.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/186.otp_ctrl_parallel_lc_esc.1818841554 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 411334077 ps |
CPU time | 4.03 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:09 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-bbbd6245-cd7f-4e3b-a57e-dc88f662772e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1818841554 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 186.otp_ctrl_parallel_lc_esc.1818841554 |
Directory | /workspace/186.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_init_fail.1795549064 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 162869032 ps |
CPU time | 4.75 seconds |
Started | Jul 25 05:58:06 PM PDT 24 |
Finished | Jul 25 05:58:11 PM PDT 24 |
Peak memory | 242704 kb |
Host | smart-a7fa7c33-8cb2-4227-ba51-760fcd58eacd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1795549064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_init_fail.1795549064 |
Directory | /workspace/187.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/187.otp_ctrl_parallel_lc_esc.2818130275 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 168860756 ps |
CPU time | 5.28 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:09 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-74e51be7-a05b-409a-9b1a-fec8f344b601 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2818130275 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 187.otp_ctrl_parallel_lc_esc.2818130275 |
Directory | /workspace/187.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_init_fail.1150318710 |
Short name | T1102 |
Test name | |
Test status | |
Simulation time | 228306620 ps |
CPU time | 4.14 seconds |
Started | Jul 25 05:58:06 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-2341fc8f-1146-480d-86f2-2ef996858bc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1150318710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_init_fail.1150318710 |
Directory | /workspace/188.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/188.otp_ctrl_parallel_lc_esc.767629664 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 232501579 ps |
CPU time | 3.76 seconds |
Started | Jul 25 05:58:03 PM PDT 24 |
Finished | Jul 25 05:58:07 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-9fb060f5-949b-489a-b88c-cab790b59960 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=767629664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 188.otp_ctrl_parallel_lc_esc.767629664 |
Directory | /workspace/188.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_init_fail.897613084 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 556238747 ps |
CPU time | 5.07 seconds |
Started | Jul 25 05:58:06 PM PDT 24 |
Finished | Jul 25 05:58:11 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-730d1d6a-684b-4ca6-bb45-951e58623d08 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=897613084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_init_fail.897613084 |
Directory | /workspace/189.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/189.otp_ctrl_parallel_lc_esc.3343914097 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 4191258539 ps |
CPU time | 12.4 seconds |
Started | Jul 25 05:58:01 PM PDT 24 |
Finished | Jul 25 05:58:13 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-ee57d597-9a0b-4c92-a78c-41a7ea40e0e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3343914097 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 189.otp_ctrl_parallel_lc_esc.3343914097 |
Directory | /workspace/189.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_alert_test.3568393269 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 664311237 ps |
CPU time | 1.97 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:17 PM PDT 24 |
Peak memory | 240684 kb |
Host | smart-3c239b1e-4e38-4da1-ab13-654314a0446c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3568393269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_alert_test.3568393269 |
Directory | /workspace/19.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_check_fail.113019588 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 7034312612 ps |
CPU time | 18.26 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:33 PM PDT 24 |
Peak memory | 249052 kb |
Host | smart-1da69b51-83f6-4efb-b2f1-a04bda0c1f98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=113019588 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_check_fail.113019588 |
Directory | /workspace/19.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_errs.291953435 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 15082798596 ps |
CPU time | 33.07 seconds |
Started | Jul 25 05:55:16 PM PDT 24 |
Finished | Jul 25 05:55:49 PM PDT 24 |
Peak memory | 244436 kb |
Host | smart-720a701f-b2a2-4c4c-bf3e-940d77d3d7ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=291953435 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_errs.291953435 |
Directory | /workspace/19.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_dai_lock.3944967115 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 5916128807 ps |
CPU time | 33.97 seconds |
Started | Jul 25 05:55:13 PM PDT 24 |
Finished | Jul 25 05:55:48 PM PDT 24 |
Peak memory | 249028 kb |
Host | smart-fae3c96a-32c8-46a0-87ee-2a676055d1aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3944967115 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_dai_lock.3944967115 |
Directory | /workspace/19.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_init_fail.1127182250 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 579716256 ps |
CPU time | 4.43 seconds |
Started | Jul 25 05:55:15 PM PDT 24 |
Finished | Jul 25 05:55:20 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-3d30c4b4-c0b0-4f93-88be-2080d870d906 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1127182250 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_init_fail.1127182250 |
Directory | /workspace/19.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_key_req.3772034742 |
Short name | T1095 |
Test name | |
Test status | |
Simulation time | 1564171108 ps |
CPU time | 9.83 seconds |
Started | Jul 25 05:55:12 PM PDT 24 |
Finished | Jul 25 05:55:22 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-39933d7c-956e-481d-97b3-05b9d832887e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3772034742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_key_req.3772034742 |
Directory | /workspace/19.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_esc.294987875 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 720426612 ps |
CPU time | 10.26 seconds |
Started | Jul 25 05:55:16 PM PDT 24 |
Finished | Jul 25 05:55:26 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-c10c5921-f573-4f08-9af3-3f3f9422daff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=294987875 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_esc.294987875 |
Directory | /workspace/19.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_parallel_lc_req.576792568 |
Short name | T1120 |
Test name | |
Test status | |
Simulation time | 669941007 ps |
CPU time | 12.83 seconds |
Started | Jul 25 05:55:16 PM PDT 24 |
Finished | Jul 25 05:55:29 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-ffba2285-c61b-4844-81dd-8cf920b0291b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=576792568 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_parallel_lc_req.576792568 |
Directory | /workspace/19.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_regwen.2028094293 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 230752198 ps |
CPU time | 6.74 seconds |
Started | Jul 25 05:55:15 PM PDT 24 |
Finished | Jul 25 05:55:22 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-f7bccdd5-7a19-49a3-ae3e-834f9ae6338f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2028094293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_regwen.2028094293 |
Directory | /workspace/19.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_smoke.1333617815 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 161339502 ps |
CPU time | 3.76 seconds |
Started | Jul 25 05:55:12 PM PDT 24 |
Finished | Jul 25 05:55:16 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-7697c59b-523e-4a8e-ab52-1de2009ec7c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1333617815 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_smoke.1333617815 |
Directory | /workspace/19.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all.3739921990 |
Short name | T1147 |
Test name | |
Test status | |
Simulation time | 7363863179 ps |
CPU time | 134.47 seconds |
Started | Jul 25 05:55:12 PM PDT 24 |
Finished | Jul 25 05:57:27 PM PDT 24 |
Peak memory | 247520 kb |
Host | smart-bc98a1d3-b70c-430d-afc7-f68e5a3784da |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3739921990 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all .3739921990 |
Directory | /workspace/19.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_stress_all_with_rand_reset.2533270163 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 37222715131 ps |
CPU time | 707.92 seconds |
Started | Jul 25 05:55:16 PM PDT 24 |
Finished | Jul 25 06:07:04 PM PDT 24 |
Peak memory | 294656 kb |
Host | smart-88e9f38a-861d-4754-9864-c6b53efb79b1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2533270163 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_stress_all_with_rand_reset.2533270163 |
Directory | /workspace/19.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/19.otp_ctrl_test_access.4245705590 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 401704104 ps |
CPU time | 14.17 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:28 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-561f7c33-795c-4288-8589-c713ea1624a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4245705590 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.otp_ctrl_test_access.4245705590 |
Directory | /workspace/19.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_init_fail.416313198 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 273952520 ps |
CPU time | 3.57 seconds |
Started | Jul 25 05:58:06 PM PDT 24 |
Finished | Jul 25 05:58:10 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-a1eded19-b134-49df-bc11-b90e3608611c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=416313198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_init_fail.416313198 |
Directory | /workspace/190.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/190.otp_ctrl_parallel_lc_esc.2265965548 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 436701840 ps |
CPU time | 7.67 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:12 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-b87b9f35-d9f5-497a-830e-d6babddd41fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2265965548 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 190.otp_ctrl_parallel_lc_esc.2265965548 |
Directory | /workspace/190.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_init_fail.305639538 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 563383763 ps |
CPU time | 4.23 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:08 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-305e9c06-3e62-4308-8469-48aaf4923ba0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=305639538 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_init_fail.305639538 |
Directory | /workspace/191.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/191.otp_ctrl_parallel_lc_esc.1468600191 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 899721893 ps |
CPU time | 12.38 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-f07bf771-569b-40bf-97df-db58d399a6b2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1468600191 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 191.otp_ctrl_parallel_lc_esc.1468600191 |
Directory | /workspace/191.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_init_fail.655145971 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 395058722 ps |
CPU time | 4.39 seconds |
Started | Jul 25 05:58:05 PM PDT 24 |
Finished | Jul 25 05:58:09 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-372bcff7-e306-4bed-bb30-5815b0dfae96 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=655145971 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_init_fail.655145971 |
Directory | /workspace/192.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/192.otp_ctrl_parallel_lc_esc.2745014383 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 1238060655 ps |
CPU time | 8.95 seconds |
Started | Jul 25 05:58:04 PM PDT 24 |
Finished | Jul 25 05:58:13 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-f4e3406c-5051-45db-a37b-fb63ab66bf54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2745014383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 192.otp_ctrl_parallel_lc_esc.2745014383 |
Directory | /workspace/192.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_init_fail.801127276 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 2348134190 ps |
CPU time | 5.28 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:30 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-e4cac6a5-409a-4def-a84f-fe2d3c64d973 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=801127276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_init_fail.801127276 |
Directory | /workspace/193.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/193.otp_ctrl_parallel_lc_esc.1100399873 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 387547468 ps |
CPU time | 19.04 seconds |
Started | Jul 25 05:58:26 PM PDT 24 |
Finished | Jul 25 05:58:45 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-3e7f637c-d38d-4ff6-a0f6-6715a824a1c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1100399873 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 193.otp_ctrl_parallel_lc_esc.1100399873 |
Directory | /workspace/193.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_init_fail.11365535 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 215766118 ps |
CPU time | 3.6 seconds |
Started | Jul 25 05:58:16 PM PDT 24 |
Finished | Jul 25 05:58:20 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-6c77411e-6620-4101-b034-4d39eb19c62e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=11365535 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_init_fail.11365535 |
Directory | /workspace/194.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/194.otp_ctrl_parallel_lc_esc.864815992 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 733752167 ps |
CPU time | 11.11 seconds |
Started | Jul 25 05:58:13 PM PDT 24 |
Finished | Jul 25 05:58:25 PM PDT 24 |
Peak memory | 242632 kb |
Host | smart-be724b1d-aa99-4df7-9d08-c47e0e0b164c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=864815992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 194.otp_ctrl_parallel_lc_esc.864815992 |
Directory | /workspace/194.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_init_fail.571067 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 161061993 ps |
CPU time | 4.31 seconds |
Started | Jul 25 05:58:13 PM PDT 24 |
Finished | Jul 25 05:58:18 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-c9016094-a500-483c-9ed7-5a760abb3a87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=571067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_init_fail.571067 |
Directory | /workspace/195.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/195.otp_ctrl_parallel_lc_esc.3952878951 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 1698338774 ps |
CPU time | 13.02 seconds |
Started | Jul 25 05:58:25 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242664 kb |
Host | smart-40021cc8-e8de-4b40-8d38-9818b873fcc8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3952878951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 195.otp_ctrl_parallel_lc_esc.3952878951 |
Directory | /workspace/195.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_init_fail.1393903328 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 294810197 ps |
CPU time | 4.24 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:28 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-f82fbcea-3971-4505-a292-1376b7ffe923 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1393903328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_init_fail.1393903328 |
Directory | /workspace/196.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/196.otp_ctrl_parallel_lc_esc.2722161034 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 349257443 ps |
CPU time | 6.51 seconds |
Started | Jul 25 05:58:14 PM PDT 24 |
Finished | Jul 25 05:58:21 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-663ef650-7f79-451b-810b-4746e9b7afb2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2722161034 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 196.otp_ctrl_parallel_lc_esc.2722161034 |
Directory | /workspace/196.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_init_fail.4024787238 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 172778634 ps |
CPU time | 3.87 seconds |
Started | Jul 25 05:58:12 PM PDT 24 |
Finished | Jul 25 05:58:16 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-f96b7f35-d959-4a46-bcc3-ca5fc5fbf2ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4024787238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_init_fail.4024787238 |
Directory | /workspace/197.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/197.otp_ctrl_parallel_lc_esc.4173704781 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 2906788784 ps |
CPU time | 13.39 seconds |
Started | Jul 25 05:58:16 PM PDT 24 |
Finished | Jul 25 05:58:30 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-6a330293-6947-45fb-b277-4174ca0f3630 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4173704781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 197.otp_ctrl_parallel_lc_esc.4173704781 |
Directory | /workspace/197.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_init_fail.1528433804 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 610270583 ps |
CPU time | 4.94 seconds |
Started | Jul 25 05:58:14 PM PDT 24 |
Finished | Jul 25 05:58:19 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-95c3b92f-4055-4651-8538-b3846470f86a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1528433804 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_init_fail.1528433804 |
Directory | /workspace/198.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/198.otp_ctrl_parallel_lc_esc.3864803164 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 504014260 ps |
CPU time | 6.88 seconds |
Started | Jul 25 05:58:16 PM PDT 24 |
Finished | Jul 25 05:58:23 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-37bf1492-29e7-43a4-9ea9-47624056e7a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3864803164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 198.otp_ctrl_parallel_lc_esc.3864803164 |
Directory | /workspace/198.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_init_fail.1778562416 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 528561809 ps |
CPU time | 3.58 seconds |
Started | Jul 25 05:58:14 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-7f45218f-4cb4-4d70-9984-5c7868dfbbbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1778562416 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_init_fail.1778562416 |
Directory | /workspace/199.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/199.otp_ctrl_parallel_lc_esc.2757971485 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 480792108 ps |
CPU time | 6.39 seconds |
Started | Jul 25 05:58:14 PM PDT 24 |
Finished | Jul 25 05:58:20 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-7854916d-a6c8-4efb-beed-0cd5d5191497 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2757971485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 199.otp_ctrl_parallel_lc_esc.2757971485 |
Directory | /workspace/199.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_alert_test.2822660152 |
Short name | T1167 |
Test name | |
Test status | |
Simulation time | 142743517 ps |
CPU time | 1.57 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:20 PM PDT 24 |
Peak memory | 240624 kb |
Host | smart-e06913fe-659d-48d0-9884-f8c0621e3929 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2822660152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_alert_test.2822660152 |
Directory | /workspace/2.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_background_chks.3108140222 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 1231415458 ps |
CPU time | 15.48 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:54:21 PM PDT 24 |
Peak memory | 248960 kb |
Host | smart-c31451ea-7482-4980-aeed-31a67bf44d6e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3108140222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_background_chks.3108140222 |
Directory | /workspace/2.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_check_fail.3985502444 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 1206667200 ps |
CPU time | 3.35 seconds |
Started | Jul 25 05:54:24 PM PDT 24 |
Finished | Jul 25 05:54:28 PM PDT 24 |
Peak memory | 245784 kb |
Host | smart-9c7a3a85-5dfc-43aa-926f-5a68c64a4a22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3985502444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_check_fail.3985502444 |
Directory | /workspace/2.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_errs.591731763 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 282248033 ps |
CPU time | 9.5 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:29 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-095e8299-34ff-47f2-bcc8-a57ec92d988b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=591731763 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_errs.591731763 |
Directory | /workspace/2.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_dai_lock.368434018 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 1123529986 ps |
CPU time | 24.74 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:43 PM PDT 24 |
Peak memory | 242888 kb |
Host | smart-c4ee91da-9322-45ef-b64a-a9d95d013c7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=368434018 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_dai_lock.368434018 |
Directory | /workspace/2.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_init_fail.2967947084 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 239973370 ps |
CPU time | 4.05 seconds |
Started | Jul 25 05:54:06 PM PDT 24 |
Finished | Jul 25 05:54:10 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-36c70794-98e4-43da-b892-8b8cd311eaa0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2967947084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_init_fail.2967947084 |
Directory | /workspace/2.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_macro_errs.4143682447 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 1003731465 ps |
CPU time | 23.03 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:42 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-a78c491d-d83f-474e-9a94-4eff84f391ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4143682447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_macro_errs.4143682447 |
Directory | /workspace/2.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_key_req.2459575311 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 1202454713 ps |
CPU time | 24 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 248896 kb |
Host | smart-5f64e9ab-f24d-402d-857c-e601b9a02af1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2459575311 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_key_req.2459575311 |
Directory | /workspace/2.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_parallel_lc_esc.3209012914 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 1768486928 ps |
CPU time | 22.82 seconds |
Started | Jul 25 05:54:04 PM PDT 24 |
Finished | Jul 25 05:54:27 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-bd176655-9ac1-41f9-b37c-530775b9d9ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3209012914 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_parallel_lc_esc.3209012914 |
Directory | /workspace/2.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_sec_cm.2964821335 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 10255857055 ps |
CPU time | 190.83 seconds |
Started | Jul 25 05:54:17 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 266276 kb |
Host | smart-8ff2a295-b41c-4355-94be-f5d60d13501d |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2964821335 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_sec_cm.2964821335 |
Directory | /workspace/2.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_smoke.915603992 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 858298932 ps |
CPU time | 5.7 seconds |
Started | Jul 25 05:54:05 PM PDT 24 |
Finished | Jul 25 05:54:11 PM PDT 24 |
Peak memory | 248976 kb |
Host | smart-3c942e97-4f30-47e6-a1bd-c34b9370ffcb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=915603992 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_smoke.915603992 |
Directory | /workspace/2.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all.692734951 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 16896872716 ps |
CPU time | 104.76 seconds |
Started | Jul 25 05:54:22 PM PDT 24 |
Finished | Jul 25 05:56:07 PM PDT 24 |
Peak memory | 260888 kb |
Host | smart-60652ab8-c5ce-4a36-a377-47479bae5516 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=692734951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all.692734951 |
Directory | /workspace/2.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_stress_all_with_rand_reset.3351662496 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 785343218352 ps |
CPU time | 1467.89 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 06:18:49 PM PDT 24 |
Peak memory | 551888 kb |
Host | smart-1c62eb45-a3c1-4bf5-ba9a-2538bdb66ade |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3351662496 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_stress_all_with_rand_reset.3351662496 |
Directory | /workspace/2.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/2.otp_ctrl_test_access.1021304199 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 2408622569 ps |
CPU time | 5.33 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:25 PM PDT 24 |
Peak memory | 248944 kb |
Host | smart-a2bf4891-fddd-466c-b6fe-22e78d0d45e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1021304199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.otp_ctrl_test_access.1021304199 |
Directory | /workspace/2.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_alert_test.3166430063 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 190588762 ps |
CPU time | 2.08 seconds |
Started | Jul 25 05:55:18 PM PDT 24 |
Finished | Jul 25 05:55:20 PM PDT 24 |
Peak memory | 241024 kb |
Host | smart-efc9987b-574b-496b-af86-3639b04ebe4f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3166430063 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_alert_test.3166430063 |
Directory | /workspace/20.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_check_fail.3502016874 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 562034810 ps |
CPU time | 5.92 seconds |
Started | Jul 25 05:55:13 PM PDT 24 |
Finished | Jul 25 05:55:19 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-f45566d9-bc61-4483-aebf-e6f9bae0af4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3502016874 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_check_fail.3502016874 |
Directory | /workspace/20.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_errs.2678896999 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 814058756 ps |
CPU time | 18.42 seconds |
Started | Jul 25 05:55:13 PM PDT 24 |
Finished | Jul 25 05:55:31 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-301e76f2-6e4d-4200-82b8-07a27ca0212e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2678896999 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_errs.2678896999 |
Directory | /workspace/20.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_dai_lock.3940784430 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 382455959 ps |
CPU time | 13.66 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:27 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-4f771eaa-8c5c-4caa-a837-3fffc94a926d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3940784430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_dai_lock.3940784430 |
Directory | /workspace/20.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_init_fail.1673683647 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 501437417 ps |
CPU time | 5.34 seconds |
Started | Jul 25 05:55:13 PM PDT 24 |
Finished | Jul 25 05:55:18 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-581c2082-37c4-494c-a40c-0229e72f6995 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1673683647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_init_fail.1673683647 |
Directory | /workspace/20.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_macro_errs.2359128943 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 2531109756 ps |
CPU time | 16.6 seconds |
Started | Jul 25 05:55:17 PM PDT 24 |
Finished | Jul 25 05:55:34 PM PDT 24 |
Peak memory | 246008 kb |
Host | smart-93969e23-8e7e-481d-86ab-58062e0f646f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2359128943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_macro_errs.2359128943 |
Directory | /workspace/20.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_key_req.3550319194 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 912354633 ps |
CPU time | 9.29 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:24 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-28376dd7-6886-4b44-bd66-4e632ee3a934 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3550319194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_key_req.3550319194 |
Directory | /workspace/20.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_esc.1521630250 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 1375978866 ps |
CPU time | 19.84 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:34 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-1f85702b-bc43-44db-8261-c9744a8c6a8b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1521630250 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_esc.1521630250 |
Directory | /workspace/20.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_parallel_lc_req.2412977659 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 3038892501 ps |
CPU time | 32.39 seconds |
Started | Jul 25 05:55:15 PM PDT 24 |
Finished | Jul 25 05:55:48 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-5d1bcae9-d5dd-4ac7-830f-bc10e5c07699 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2412977659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_parallel_lc_req.2412977659 |
Directory | /workspace/20.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_regwen.1138066543 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 374272234 ps |
CPU time | 6.5 seconds |
Started | Jul 25 05:55:16 PM PDT 24 |
Finished | Jul 25 05:55:23 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-e01930e9-8507-4d07-8784-136a0b33b3bd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1138066543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_regwen.1138066543 |
Directory | /workspace/20.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_smoke.2675997413 |
Short name | T1131 |
Test name | |
Test status | |
Simulation time | 872362017 ps |
CPU time | 6.94 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:21 PM PDT 24 |
Peak memory | 242648 kb |
Host | smart-3e881222-c162-4ae7-aa30-6822a7d0b5c4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2675997413 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_smoke.2675997413 |
Directory | /workspace/20.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all.2725847676 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 10985690167 ps |
CPU time | 131.05 seconds |
Started | Jul 25 05:55:49 PM PDT 24 |
Finished | Jul 25 05:58:00 PM PDT 24 |
Peak memory | 248824 kb |
Host | smart-80f2a392-4a03-4708-bddc-de6cc652e410 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2725847676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all .2725847676 |
Directory | /workspace/20.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_stress_all_with_rand_reset.4144556380 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 56252235883 ps |
CPU time | 853.54 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 06:09:28 PM PDT 24 |
Peak memory | 333896 kb |
Host | smart-db7724eb-3c3b-4949-bba5-403b7b1a5dd8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4144556380 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_stress_all_with_rand_reset.4144556380 |
Directory | /workspace/20.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/20.otp_ctrl_test_access.691749925 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 1031142697 ps |
CPU time | 23.21 seconds |
Started | Jul 25 05:55:14 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 248960 kb |
Host | smart-a1bdacbf-fa0a-49df-b997-464aee403bbe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=691749925 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.otp_ctrl_test_access.691749925 |
Directory | /workspace/20.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/200.otp_ctrl_init_fail.2425272368 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 338394409 ps |
CPU time | 4.86 seconds |
Started | Jul 25 05:58:15 PM PDT 24 |
Finished | Jul 25 05:58:20 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-292d9975-d728-4a87-a551-0c0710f7b017 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2425272368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 200.otp_ctrl_init_fail.2425272368 |
Directory | /workspace/200.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/201.otp_ctrl_init_fail.3446997681 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 461536813 ps |
CPU time | 5.24 seconds |
Started | Jul 25 05:58:14 PM PDT 24 |
Finished | Jul 25 05:58:19 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-2adcd9b9-d73f-4487-a88f-1f081ef34f30 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3446997681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 201.otp_ctrl_init_fail.3446997681 |
Directory | /workspace/201.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/202.otp_ctrl_init_fail.1870535212 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 340552671 ps |
CPU time | 4.91 seconds |
Started | Jul 25 05:58:23 PM PDT 24 |
Finished | Jul 25 05:58:28 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-1a6b0733-cc38-413b-8156-9ebf9ffdb765 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1870535212 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 202.otp_ctrl_init_fail.1870535212 |
Directory | /workspace/202.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/204.otp_ctrl_init_fail.1371509236 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 539247970 ps |
CPU time | 4.3 seconds |
Started | Jul 25 05:58:25 PM PDT 24 |
Finished | Jul 25 05:58:30 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-b9079ee5-33da-4e19-8982-5bedf86b7b93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1371509236 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 204.otp_ctrl_init_fail.1371509236 |
Directory | /workspace/204.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/205.otp_ctrl_init_fail.2034898586 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 558982655 ps |
CPU time | 4.27 seconds |
Started | Jul 25 05:58:13 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-d6c06f00-fa6c-4413-9948-ef347df8f0c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2034898586 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 205.otp_ctrl_init_fail.2034898586 |
Directory | /workspace/205.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/207.otp_ctrl_init_fail.743328650 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 92073328 ps |
CPU time | 3.54 seconds |
Started | Jul 25 05:58:13 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-18ee011d-6fab-439b-bd75-2952e44da35d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=743328650 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 207.otp_ctrl_init_fail.743328650 |
Directory | /workspace/207.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/208.otp_ctrl_init_fail.3871960738 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 2113016617 ps |
CPU time | 5.56 seconds |
Started | Jul 25 05:58:12 PM PDT 24 |
Finished | Jul 25 05:58:17 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-bc7cf329-402a-4993-b379-932ed11a1a3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3871960738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 208.otp_ctrl_init_fail.3871960738 |
Directory | /workspace/208.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/209.otp_ctrl_init_fail.3724594510 |
Short name | T1139 |
Test name | |
Test status | |
Simulation time | 151883326 ps |
CPU time | 4.93 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:29 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-37f9b565-d26f-4cc7-99d8-de2d5922ea79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3724594510 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 209.otp_ctrl_init_fail.3724594510 |
Directory | /workspace/209.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_alert_test.3948531216 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 186553753 ps |
CPU time | 2.12 seconds |
Started | Jul 25 05:55:24 PM PDT 24 |
Finished | Jul 25 05:55:26 PM PDT 24 |
Peak memory | 241132 kb |
Host | smart-8a639200-f1ca-40bc-baaa-0719fdd44185 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3948531216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_alert_test.3948531216 |
Directory | /workspace/21.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_errs.2071275444 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 1192901811 ps |
CPU time | 30.04 seconds |
Started | Jul 25 05:55:28 PM PDT 24 |
Finished | Jul 25 05:55:58 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-b50222c5-e2d0-4142-9190-b9471e696e1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2071275444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_errs.2071275444 |
Directory | /workspace/21.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_dai_lock.1113457998 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 2069113168 ps |
CPU time | 26.88 seconds |
Started | Jul 25 05:55:23 PM PDT 24 |
Finished | Jul 25 05:55:50 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-d533b169-26db-4945-ac2f-81a8296c8fc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1113457998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_dai_lock.1113457998 |
Directory | /workspace/21.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_init_fail.4234063046 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 105131551 ps |
CPU time | 3.51 seconds |
Started | Jul 25 05:55:15 PM PDT 24 |
Finished | Jul 25 05:55:18 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-786d6a74-6ac8-4d9e-8618-ad35883c474b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4234063046 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_init_fail.4234063046 |
Directory | /workspace/21.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_macro_errs.2426181427 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 3256230000 ps |
CPU time | 21.58 seconds |
Started | Jul 25 05:55:24 PM PDT 24 |
Finished | Jul 25 05:55:46 PM PDT 24 |
Peak memory | 247164 kb |
Host | smart-01559e01-c66d-4f9a-b439-0cbecd36fc7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2426181427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_macro_errs.2426181427 |
Directory | /workspace/21.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_key_req.4174553585 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 1098545024 ps |
CPU time | 18.56 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:44 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-3df7a199-5524-41e1-b45e-a4a1a4df0b2a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4174553585 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_key_req.4174553585 |
Directory | /workspace/21.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_esc.2892343153 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 239436374 ps |
CPU time | 3.63 seconds |
Started | Jul 25 05:55:24 PM PDT 24 |
Finished | Jul 25 05:55:28 PM PDT 24 |
Peak memory | 248820 kb |
Host | smart-e355e919-28d8-44f1-9259-050faf6d8b37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2892343153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_esc.2892343153 |
Directory | /workspace/21.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_parallel_lc_req.2641794961 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 644830482 ps |
CPU time | 18.96 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-2f99114c-90e9-423a-bbb7-b26f159f3e12 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2641794961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_parallel_lc_req.2641794961 |
Directory | /workspace/21.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_regwen.1173374626 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 283770897 ps |
CPU time | 8.74 seconds |
Started | Jul 25 05:55:23 PM PDT 24 |
Finished | Jul 25 05:55:32 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-3bfd5a51-a55f-41b2-ae64-bdfdbbf6cc8f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1173374626 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_regwen.1173374626 |
Directory | /workspace/21.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_smoke.1626591842 |
Short name | T1163 |
Test name | |
Test status | |
Simulation time | 252184654 ps |
CPU time | 4.62 seconds |
Started | Jul 25 05:55:15 PM PDT 24 |
Finished | Jul 25 05:55:20 PM PDT 24 |
Peak memory | 248904 kb |
Host | smart-9931ecaa-7285-4111-8a2e-d473738c962b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1626591842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_smoke.1626591842 |
Directory | /workspace/21.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all.1947848756 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 1728144550 ps |
CPU time | 45.04 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:56:10 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-e368123a-ce16-45f2-a252-3d6088c2a6e9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1947848756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all .1947848756 |
Directory | /workspace/21.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_stress_all_with_rand_reset.1171293024 |
Short name | T1136 |
Test name | |
Test status | |
Simulation time | 244063792768 ps |
CPU time | 2874.43 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 06:43:21 PM PDT 24 |
Peak memory | 296040 kb |
Host | smart-717ba00c-22d1-47b7-9c1f-d92d2f2909e7 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1171293024 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_stress_all_with_rand_reset.1171293024 |
Directory | /workspace/21.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/21.otp_ctrl_test_access.3418475681 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 756663297 ps |
CPU time | 14.36 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 05:55:41 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-fc7312a5-0502-4386-abbb-070ef371d0df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3418475681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.otp_ctrl_test_access.3418475681 |
Directory | /workspace/21.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/210.otp_ctrl_init_fail.3403189033 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 282596981 ps |
CPU time | 4 seconds |
Started | Jul 25 05:58:15 PM PDT 24 |
Finished | Jul 25 05:58:19 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-4ff48496-836f-4ab4-be3a-810c4ab012e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3403189033 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 210.otp_ctrl_init_fail.3403189033 |
Directory | /workspace/210.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/211.otp_ctrl_init_fail.3883349352 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 1856896098 ps |
CPU time | 6.27 seconds |
Started | Jul 25 05:58:11 PM PDT 24 |
Finished | Jul 25 05:58:18 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-cec9c28a-0002-49af-8e1c-b02e7c3ab6b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3883349352 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 211.otp_ctrl_init_fail.3883349352 |
Directory | /workspace/211.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/212.otp_ctrl_init_fail.233403222 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 1778666321 ps |
CPU time | 6.36 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:31 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-a8500fba-56f2-4fdc-8877-46f040777532 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=233403222 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 212.otp_ctrl_init_fail.233403222 |
Directory | /workspace/212.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/213.otp_ctrl_init_fail.113785976 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 137685039 ps |
CPU time | 4.24 seconds |
Started | Jul 25 05:58:16 PM PDT 24 |
Finished | Jul 25 05:58:21 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-966e4b28-d6be-4d0b-b37c-7a6c2bbd8fc5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=113785976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 213.otp_ctrl_init_fail.113785976 |
Directory | /workspace/213.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/215.otp_ctrl_init_fail.3192540099 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 193284096 ps |
CPU time | 3.48 seconds |
Started | Jul 25 05:58:23 PM PDT 24 |
Finished | Jul 25 05:58:27 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-1b8f95ef-1201-4d43-9eb5-518c8b981d55 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3192540099 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 215.otp_ctrl_init_fail.3192540099 |
Directory | /workspace/215.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/216.otp_ctrl_init_fail.1643057521 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 188328062 ps |
CPU time | 4.85 seconds |
Started | Jul 25 05:58:18 PM PDT 24 |
Finished | Jul 25 05:58:23 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-24c6dfe7-1e8d-4750-87f7-8adc824ca40b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1643057521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 216.otp_ctrl_init_fail.1643057521 |
Directory | /workspace/216.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/217.otp_ctrl_init_fail.571602618 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 131511643 ps |
CPU time | 4.7 seconds |
Started | Jul 25 05:58:14 PM PDT 24 |
Finished | Jul 25 05:58:19 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-3497843a-570f-49f8-97fd-2211d9c9ae0b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=571602618 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 217.otp_ctrl_init_fail.571602618 |
Directory | /workspace/217.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/218.otp_ctrl_init_fail.1142525770 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 105189487 ps |
CPU time | 3.98 seconds |
Started | Jul 25 05:58:18 PM PDT 24 |
Finished | Jul 25 05:58:22 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-34b2459d-f14b-4ba8-8136-7ca346d053d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1142525770 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 218.otp_ctrl_init_fail.1142525770 |
Directory | /workspace/218.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/219.otp_ctrl_init_fail.2365680457 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 149751276 ps |
CPU time | 3.5 seconds |
Started | Jul 25 05:58:20 PM PDT 24 |
Finished | Jul 25 05:58:24 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-2f038476-605d-445c-aa72-562888acad9a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2365680457 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 219.otp_ctrl_init_fail.2365680457 |
Directory | /workspace/219.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_alert_test.4124337211 |
Short name | T1172 |
Test name | |
Test status | |
Simulation time | 601000070 ps |
CPU time | 2.02 seconds |
Started | Jul 25 05:55:24 PM PDT 24 |
Finished | Jul 25 05:55:26 PM PDT 24 |
Peak memory | 240792 kb |
Host | smart-2ebb56e5-c8da-498c-8119-1fefe4a25d6b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4124337211 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_alert_test.4124337211 |
Directory | /workspace/22.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_check_fail.264552008 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 498690842 ps |
CPU time | 18.15 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 05:55:44 PM PDT 24 |
Peak memory | 248900 kb |
Host | smart-b06fdf10-9113-42c4-96c0-478950db8485 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=264552008 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_check_fail.264552008 |
Directory | /workspace/22.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_errs.661449976 |
Short name | T1104 |
Test name | |
Test status | |
Simulation time | 240187436 ps |
CPU time | 12.3 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-32a3b12f-c34a-4dc0-ba49-02b028b569dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=661449976 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_errs.661449976 |
Directory | /workspace/22.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_dai_lock.1705230688 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 3147518630 ps |
CPU time | 36.53 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:56:02 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-ca66b978-0857-49d5-9b69-42f865f594a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1705230688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_dai_lock.1705230688 |
Directory | /workspace/22.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_init_fail.4257782997 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 355446419 ps |
CPU time | 4.72 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:30 PM PDT 24 |
Peak memory | 242620 kb |
Host | smart-17943fe5-eb4f-42ab-8be5-47aab58447f6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4257782997 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_init_fail.4257782997 |
Directory | /workspace/22.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_macro_errs.43462234 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 325243184 ps |
CPU time | 8.23 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 05:55:34 PM PDT 24 |
Peak memory | 243780 kb |
Host | smart-19be38d8-fc65-4fb9-bdcb-c9a864c979a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=43462234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_macro_errs.43462234 |
Directory | /workspace/22.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_key_req.1113464695 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 1101529305 ps |
CPU time | 27.03 seconds |
Started | Jul 25 05:55:23 PM PDT 24 |
Finished | Jul 25 05:55:50 PM PDT 24 |
Peak memory | 242840 kb |
Host | smart-ad49511b-5d58-4267-b3f2-4aa2e122e8d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1113464695 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_key_req.1113464695 |
Directory | /workspace/22.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_esc.2505752841 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 134635845 ps |
CPU time | 5.19 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 05:55:32 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-4d8ca3fd-b255-45bb-89c8-98cce365d093 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2505752841 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_esc.2505752841 |
Directory | /workspace/22.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_parallel_lc_req.2764978753 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 10223021038 ps |
CPU time | 27.54 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:53 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-623e0c40-8d45-4718-9c16-7422cfd509f8 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2764978753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_parallel_lc_req.2764978753 |
Directory | /workspace/22.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_regwen.1709408792 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 4477487804 ps |
CPU time | 13.29 seconds |
Started | Jul 25 05:55:22 PM PDT 24 |
Finished | Jul 25 05:55:35 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-bfe36dd7-42ba-423b-ac3e-ea783c085abc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1709408792 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_regwen.1709408792 |
Directory | /workspace/22.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_smoke.3454281015 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 3933384499 ps |
CPU time | 9.67 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 05:55:36 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-edb32cd2-da66-48b0-a517-6805f2322f16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3454281015 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_smoke.3454281015 |
Directory | /workspace/22.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_stress_all_with_rand_reset.2111316027 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 301497510740 ps |
CPU time | 787.12 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 06:08:33 PM PDT 24 |
Peak memory | 257240 kb |
Host | smart-c49eba59-4023-4294-beb6-e018b8d20df3 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2111316027 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_stress_all_with_rand_reset.2111316027 |
Directory | /workspace/22.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/22.otp_ctrl_test_access.1020157565 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 884399138 ps |
CPU time | 30.49 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:56 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-a2204f61-82e2-4960-ab18-0b3209b830ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1020157565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.otp_ctrl_test_access.1020157565 |
Directory | /workspace/22.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/220.otp_ctrl_init_fail.188934296 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 2631920493 ps |
CPU time | 5.39 seconds |
Started | Jul 25 05:58:20 PM PDT 24 |
Finished | Jul 25 05:58:26 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-46db923e-020f-42c3-81ea-4ffc251271d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=188934296 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 220.otp_ctrl_init_fail.188934296 |
Directory | /workspace/220.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/221.otp_ctrl_init_fail.1968178358 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 263921751 ps |
CPU time | 3.96 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:29 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-43f72360-8d16-42e5-845b-fb8f3cf62c85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1968178358 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 221.otp_ctrl_init_fail.1968178358 |
Directory | /workspace/221.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/222.otp_ctrl_init_fail.532557801 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 731585061 ps |
CPU time | 4.48 seconds |
Started | Jul 25 05:58:22 PM PDT 24 |
Finished | Jul 25 05:58:26 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-d3f95e21-9a69-4fcc-89cf-e2647797c934 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=532557801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 222.otp_ctrl_init_fail.532557801 |
Directory | /workspace/222.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/223.otp_ctrl_init_fail.2210170048 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 197589708 ps |
CPU time | 3.17 seconds |
Started | Jul 25 05:58:20 PM PDT 24 |
Finished | Jul 25 05:58:24 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-4c94b3df-72e3-41d3-8ac0-d4029d1612bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2210170048 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 223.otp_ctrl_init_fail.2210170048 |
Directory | /workspace/223.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/224.otp_ctrl_init_fail.701821338 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 120649329 ps |
CPU time | 4.32 seconds |
Started | Jul 25 05:58:21 PM PDT 24 |
Finished | Jul 25 05:58:25 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-33316b0a-8fbc-45ad-b200-f558bc4bab22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=701821338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 224.otp_ctrl_init_fail.701821338 |
Directory | /workspace/224.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/225.otp_ctrl_init_fail.1587332264 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 364343330 ps |
CPU time | 4.06 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:29 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-26af77ad-3f5c-4ca9-9e95-8408aa00ae63 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1587332264 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 225.otp_ctrl_init_fail.1587332264 |
Directory | /workspace/225.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/226.otp_ctrl_init_fail.3518845057 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 247609954 ps |
CPU time | 3.66 seconds |
Started | Jul 25 05:58:19 PM PDT 24 |
Finished | Jul 25 05:58:23 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-31c4fcb8-ad15-41a1-ae9b-785fc5612a16 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3518845057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 226.otp_ctrl_init_fail.3518845057 |
Directory | /workspace/226.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/227.otp_ctrl_init_fail.3502915960 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 313558817 ps |
CPU time | 4.07 seconds |
Started | Jul 25 05:58:19 PM PDT 24 |
Finished | Jul 25 05:58:23 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-cb9f5d30-d061-491f-8b4c-9ae94e15e507 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3502915960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 227.otp_ctrl_init_fail.3502915960 |
Directory | /workspace/227.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/228.otp_ctrl_init_fail.3854939927 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 2084296492 ps |
CPU time | 5.45 seconds |
Started | Jul 25 05:58:19 PM PDT 24 |
Finished | Jul 25 05:58:25 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-c81faadc-ed0d-4f52-8c24-9b9314a9bb09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3854939927 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 228.otp_ctrl_init_fail.3854939927 |
Directory | /workspace/228.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/229.otp_ctrl_init_fail.1155310389 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 448376525 ps |
CPU time | 4.12 seconds |
Started | Jul 25 05:58:25 PM PDT 24 |
Finished | Jul 25 05:58:29 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-23e1298e-c6e1-46f4-b820-e3f434682d4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1155310389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 229.otp_ctrl_init_fail.1155310389 |
Directory | /workspace/229.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_alert_test.2985897907 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 107615075 ps |
CPU time | 1.92 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:33 PM PDT 24 |
Peak memory | 240964 kb |
Host | smart-fd157370-bf87-4664-a76a-8455ab739d18 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2985897907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_alert_test.2985897907 |
Directory | /workspace/23.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_errs.3693559632 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 815827510 ps |
CPU time | 26.05 seconds |
Started | Jul 25 05:55:25 PM PDT 24 |
Finished | Jul 25 05:55:51 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-2affee1e-7ab5-44d2-a644-02d6401a0767 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3693559632 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_errs.3693559632 |
Directory | /workspace/23.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_dai_lock.91979209 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 3212317394 ps |
CPU time | 17.23 seconds |
Started | Jul 25 05:55:23 PM PDT 24 |
Finished | Jul 25 05:55:41 PM PDT 24 |
Peak memory | 249020 kb |
Host | smart-f6e0205e-27a3-49d7-b935-45bf1f972fa6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=91979209 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_dai_lock.91979209 |
Directory | /workspace/23.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_macro_errs.2703680731 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 842506778 ps |
CPU time | 14.76 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:46 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-6f753a82-ad34-4cf4-88e6-6ff75bae59e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2703680731 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_macro_errs.2703680731 |
Directory | /workspace/23.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_key_req.1378257248 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 924027906 ps |
CPU time | 10.53 seconds |
Started | Jul 25 05:56:04 PM PDT 24 |
Finished | Jul 25 05:56:15 PM PDT 24 |
Peak memory | 241976 kb |
Host | smart-d8796994-1c56-4441-978e-06fb4af7fb4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1378257248 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_key_req.1378257248 |
Directory | /workspace/23.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_esc.3334436492 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 7187147937 ps |
CPU time | 15.97 seconds |
Started | Jul 25 05:55:26 PM PDT 24 |
Finished | Jul 25 05:55:42 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-68225749-ba2f-4ec6-9876-9b96983a4f4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3334436492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_esc.3334436492 |
Directory | /workspace/23.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_parallel_lc_req.2433533337 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 5114616842 ps |
CPU time | 12.64 seconds |
Started | Jul 25 05:55:30 PM PDT 24 |
Finished | Jul 25 05:55:43 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-e8712d37-eb2c-4106-8361-f62f3528c3f2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2433533337 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_parallel_lc_req.2433533337 |
Directory | /workspace/23.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_smoke.1575154885 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 349316678 ps |
CPU time | 3.42 seconds |
Started | Jul 25 05:55:23 PM PDT 24 |
Finished | Jul 25 05:55:27 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-92d451b3-a4ea-4c12-a6d8-8cdae55eac29 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1575154885 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_smoke.1575154885 |
Directory | /workspace/23.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all.816402584 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 282500608 ps |
CPU time | 2.46 seconds |
Started | Jul 25 05:55:32 PM PDT 24 |
Finished | Jul 25 05:55:34 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-5a920a83-c453-4eae-afc9-dd84825e430c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=816402584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all. 816402584 |
Directory | /workspace/23.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_stress_all_with_rand_reset.2974085370 |
Short name | T1096 |
Test name | |
Test status | |
Simulation time | 1172001611383 ps |
CPU time | 2372.65 seconds |
Started | Jul 25 05:55:35 PM PDT 24 |
Finished | Jul 25 06:35:08 PM PDT 24 |
Peak memory | 416772 kb |
Host | smart-e796df9b-d320-46f2-a104-3a79a7997a95 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2974085370 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_stress_all_with_rand_reset.2974085370 |
Directory | /workspace/23.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/23.otp_ctrl_test_access.21563291 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 1162516883 ps |
CPU time | 7.31 seconds |
Started | Jul 25 05:55:29 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-2fb98cb9-c3fd-4ed6-8661-1401422b893a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=21563291 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.otp_ctrl_test_access.21563291 |
Directory | /workspace/23.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/230.otp_ctrl_init_fail.4001017951 |
Short name | T1118 |
Test name | |
Test status | |
Simulation time | 265424681 ps |
CPU time | 4.49 seconds |
Started | Jul 25 05:58:20 PM PDT 24 |
Finished | Jul 25 05:58:25 PM PDT 24 |
Peak memory | 242684 kb |
Host | smart-f72e5317-6527-4d94-85cf-0806fecfc448 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4001017951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 230.otp_ctrl_init_fail.4001017951 |
Directory | /workspace/230.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/231.otp_ctrl_init_fail.2895756152 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 261794123 ps |
CPU time | 4.3 seconds |
Started | Jul 25 05:58:20 PM PDT 24 |
Finished | Jul 25 05:58:25 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-ef9e8f00-e74f-4612-8b34-505975cea588 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2895756152 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 231.otp_ctrl_init_fail.2895756152 |
Directory | /workspace/231.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/232.otp_ctrl_init_fail.3858459842 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 498961971 ps |
CPU time | 4.51 seconds |
Started | Jul 25 05:58:19 PM PDT 24 |
Finished | Jul 25 05:58:24 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-371aaa53-7287-44d4-a3d2-f63552ed840f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3858459842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 232.otp_ctrl_init_fail.3858459842 |
Directory | /workspace/232.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/233.otp_ctrl_init_fail.640225708 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 258567319 ps |
CPU time | 4.37 seconds |
Started | Jul 25 05:58:24 PM PDT 24 |
Finished | Jul 25 05:58:29 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-bdc7ca26-8bc1-4b0a-8784-26dc44186e28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=640225708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 233.otp_ctrl_init_fail.640225708 |
Directory | /workspace/233.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/234.otp_ctrl_init_fail.3716513555 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 323879505 ps |
CPU time | 5.02 seconds |
Started | Jul 25 05:58:21 PM PDT 24 |
Finished | Jul 25 05:58:26 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-7299d9f6-a0db-4614-9ddf-791fa80f77e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3716513555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 234.otp_ctrl_init_fail.3716513555 |
Directory | /workspace/234.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/235.otp_ctrl_init_fail.2405201102 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 126808848 ps |
CPU time | 4.45 seconds |
Started | Jul 25 05:58:26 PM PDT 24 |
Finished | Jul 25 05:58:31 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-e4b62f90-3926-49dd-b6bf-a748d6e4c2f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2405201102 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 235.otp_ctrl_init_fail.2405201102 |
Directory | /workspace/235.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/237.otp_ctrl_init_fail.1402904684 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 2404116959 ps |
CPU time | 5.75 seconds |
Started | Jul 25 05:58:37 PM PDT 24 |
Finished | Jul 25 05:58:43 PM PDT 24 |
Peak memory | 242816 kb |
Host | smart-be47ee4c-d240-47da-9649-f6dd8d10c2b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1402904684 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 237.otp_ctrl_init_fail.1402904684 |
Directory | /workspace/237.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/238.otp_ctrl_init_fail.880045020 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 379153286 ps |
CPU time | 5.29 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-8c81257a-7220-46a0-85b5-8d08380ff357 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=880045020 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 238.otp_ctrl_init_fail.880045020 |
Directory | /workspace/238.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/239.otp_ctrl_init_fail.1631736499 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 132006032 ps |
CPU time | 4.48 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-e23f5fc5-4dd9-4cd3-b8ca-7b8d410d0184 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1631736499 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 239.otp_ctrl_init_fail.1631736499 |
Directory | /workspace/239.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_alert_test.3746164841 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 88389896 ps |
CPU time | 1.69 seconds |
Started | Jul 25 05:55:35 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 241172 kb |
Host | smart-7d878e67-e575-4078-89e7-d23a1a85ebd5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3746164841 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_alert_test.3746164841 |
Directory | /workspace/24.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_check_fail.784814608 |
Short name | T1137 |
Test name | |
Test status | |
Simulation time | 559594369 ps |
CPU time | 12.97 seconds |
Started | Jul 25 05:55:32 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 243940 kb |
Host | smart-f1c9d4ee-fd83-4527-9f49-5d752461af6d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=784814608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_check_fail.784814608 |
Directory | /workspace/24.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_errs.2044590521 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 609102344 ps |
CPU time | 16.14 seconds |
Started | Jul 25 05:55:30 PM PDT 24 |
Finished | Jul 25 05:55:47 PM PDT 24 |
Peak memory | 248864 kb |
Host | smart-b1b923bd-e0c5-47dc-8c2c-a263784bd987 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2044590521 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_errs.2044590521 |
Directory | /workspace/24.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_dai_lock.701999980 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 2674172053 ps |
CPU time | 24.83 seconds |
Started | Jul 25 05:56:05 PM PDT 24 |
Finished | Jul 25 05:56:30 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-03047f2a-0725-4b66-a34b-12bbdcac3770 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=701999980 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_dai_lock.701999980 |
Directory | /workspace/24.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_init_fail.3986290122 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 340813760 ps |
CPU time | 3.27 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:35 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-38ee95d0-6bf9-4b73-ae22-97ff3e7287a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3986290122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_init_fail.3986290122 |
Directory | /workspace/24.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_macro_errs.2704429853 |
Short name | T1176 |
Test name | |
Test status | |
Simulation time | 724563113 ps |
CPU time | 14.21 seconds |
Started | Jul 25 05:56:05 PM PDT 24 |
Finished | Jul 25 05:56:20 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-5d91f086-a20f-4b07-87a4-3df049e45f6b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2704429853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_macro_errs.2704429853 |
Directory | /workspace/24.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_key_req.1504175312 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 659137699 ps |
CPU time | 10.93 seconds |
Started | Jul 25 05:55:34 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-45fcf040-c269-46ef-a357-aa061a7f91b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1504175312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_key_req.1504175312 |
Directory | /workspace/24.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_parallel_lc_esc.2726597066 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 785333051 ps |
CPU time | 6.32 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-d46c4216-f849-4324-aced-5727852c28d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2726597066 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_parallel_lc_esc.2726597066 |
Directory | /workspace/24.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_regwen.1717712252 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 241569448 ps |
CPU time | 4.64 seconds |
Started | Jul 25 05:56:04 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-4180afec-462f-416e-91ad-a356cf12a83b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1717712252 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_regwen.1717712252 |
Directory | /workspace/24.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_smoke.1175442305 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 97593865 ps |
CPU time | 2.93 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:34 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-8ad55264-5d33-40a2-9a66-6e273ecd720c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1175442305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_smoke.1175442305 |
Directory | /workspace/24.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all.3051747756 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 41972806588 ps |
CPU time | 91.15 seconds |
Started | Jul 25 05:55:37 PM PDT 24 |
Finished | Jul 25 05:57:08 PM PDT 24 |
Peak memory | 257212 kb |
Host | smart-d833fb4c-94b1-4c76-b1e6-6a11fcbe7a4b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3051747756 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all .3051747756 |
Directory | /workspace/24.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_stress_all_with_rand_reset.34358975 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 334228263264 ps |
CPU time | 751.95 seconds |
Started | Jul 25 05:56:07 PM PDT 24 |
Finished | Jul 25 06:08:39 PM PDT 24 |
Peak memory | 273540 kb |
Host | smart-de9a0c2d-e332-454f-80c9-d8e7a899c8c5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=34358975 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_stress_all_with_rand_reset.34358975 |
Directory | /workspace/24.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/24.otp_ctrl_test_access.11151938 |
Short name | T1155 |
Test name | |
Test status | |
Simulation time | 1508888026 ps |
CPU time | 15.3 seconds |
Started | Jul 25 05:55:29 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 242828 kb |
Host | smart-268e0eac-2207-4514-b138-d4292f3dc423 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=11151938 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.otp_ctrl_test_access.11151938 |
Directory | /workspace/24.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/240.otp_ctrl_init_fail.2189371305 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 270843341 ps |
CPU time | 4.09 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-9a519c86-ce31-4a83-9b6a-0d7af662a181 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2189371305 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 240.otp_ctrl_init_fail.2189371305 |
Directory | /workspace/240.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/242.otp_ctrl_init_fail.1316622769 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 1898579804 ps |
CPU time | 4.6 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:40 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-58c53d2b-6b87-4d0c-aa95-a05a11c03030 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1316622769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 242.otp_ctrl_init_fail.1316622769 |
Directory | /workspace/242.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/243.otp_ctrl_init_fail.2050057729 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 94790342 ps |
CPU time | 3.39 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-f0fa3161-f8d5-4691-9e7c-8aabe848d675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2050057729 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 243.otp_ctrl_init_fail.2050057729 |
Directory | /workspace/243.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/244.otp_ctrl_init_fail.300751371 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 118943045 ps |
CPU time | 4.24 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-c0396744-7c07-4b67-a589-05590239b6e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=300751371 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 244.otp_ctrl_init_fail.300751371 |
Directory | /workspace/244.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/246.otp_ctrl_init_fail.2397696495 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 143329055 ps |
CPU time | 3.92 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-8db4f56d-9c7b-4d5f-a584-54e149c6694c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2397696495 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 246.otp_ctrl_init_fail.2397696495 |
Directory | /workspace/246.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/247.otp_ctrl_init_fail.3048442698 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 529164059 ps |
CPU time | 5.15 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-9566bd8b-7488-4595-8413-159bf9f29c28 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3048442698 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 247.otp_ctrl_init_fail.3048442698 |
Directory | /workspace/247.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/248.otp_ctrl_init_fail.3727048837 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 133819352 ps |
CPU time | 4.45 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-db0c7d3e-aa08-4aa3-a7bf-c7195d4e5f49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3727048837 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 248.otp_ctrl_init_fail.3727048837 |
Directory | /workspace/248.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/249.otp_ctrl_init_fail.4028654559 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 167258199 ps |
CPU time | 3.91 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-02c4060d-9af1-4c55-b9ce-893d45599388 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4028654559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 249.otp_ctrl_init_fail.4028654559 |
Directory | /workspace/249.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_alert_test.2735004717 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 162143905 ps |
CPU time | 1.68 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:33 PM PDT 24 |
Peak memory | 240752 kb |
Host | smart-6b426150-b066-4ca0-893b-8d76f282c45d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2735004717 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_alert_test.2735004717 |
Directory | /workspace/25.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_check_fail.625676565 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 1902150813 ps |
CPU time | 25.31 seconds |
Started | Jul 25 05:55:33 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-5573edd9-ca90-4693-8f23-b1905df1ab41 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=625676565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_check_fail.625676565 |
Directory | /workspace/25.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_errs.3313975758 |
Short name | T1183 |
Test name | |
Test status | |
Simulation time | 441307534 ps |
CPU time | 14.3 seconds |
Started | Jul 25 05:55:33 PM PDT 24 |
Finished | Jul 25 05:55:48 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-e016c945-af93-415f-89b5-95a6cefc7e27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3313975758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_errs.3313975758 |
Directory | /workspace/25.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_dai_lock.2894162204 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 2167728454 ps |
CPU time | 31.44 seconds |
Started | Jul 25 05:55:32 PM PDT 24 |
Finished | Jul 25 05:56:03 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-2e91dbd8-42de-43e7-8ea1-d95fb47a561d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2894162204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_dai_lock.2894162204 |
Directory | /workspace/25.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_init_fail.93439431 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 150791144 ps |
CPU time | 4.49 seconds |
Started | Jul 25 05:55:34 PM PDT 24 |
Finished | Jul 25 05:55:38 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-440dbf5d-a395-40f9-927d-88a253616a40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=93439431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_init_fail.93439431 |
Directory | /workspace/25.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_macro_errs.2069742710 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 2418208651 ps |
CPU time | 8.33 seconds |
Started | Jul 25 05:55:33 PM PDT 24 |
Finished | Jul 25 05:55:41 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-0e4f9182-7d54-4c97-82ef-f3797fcd2694 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2069742710 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_macro_errs.2069742710 |
Directory | /workspace/25.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_key_req.2209722594 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 1217219237 ps |
CPU time | 24.87 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:57 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-30e3b064-ffbe-40e5-b92c-0af749967ecc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2209722594 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_key_req.2209722594 |
Directory | /workspace/25.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_esc.657522346 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 150492987 ps |
CPU time | 4.51 seconds |
Started | Jul 25 05:55:33 PM PDT 24 |
Finished | Jul 25 05:55:37 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-b76d7451-4023-4dcd-9f80-963fd4e7398e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=657522346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_esc.657522346 |
Directory | /workspace/25.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_parallel_lc_req.2372302712 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 2826796129 ps |
CPU time | 22.74 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:54 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-d081a664-e585-4a7c-aca3-900ae696ea46 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2372302712 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_parallel_lc_req.2372302712 |
Directory | /workspace/25.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_regwen.3574646709 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 296526645 ps |
CPU time | 9.81 seconds |
Started | Jul 25 05:55:35 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-65585875-96f8-477b-8349-9870cff5f6c5 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3574646709 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_regwen.3574646709 |
Directory | /workspace/25.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_smoke.3203970741 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 1000615406 ps |
CPU time | 11.07 seconds |
Started | Jul 25 05:55:34 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-6f6ba3e8-014f-4388-a2f7-0b5485e50514 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3203970741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_smoke.3203970741 |
Directory | /workspace/25.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all.4158655518 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 6248583917 ps |
CPU time | 123.22 seconds |
Started | Jul 25 05:55:30 PM PDT 24 |
Finished | Jul 25 05:57:33 PM PDT 24 |
Peak memory | 254604 kb |
Host | smart-4390dd13-f1b0-4838-87e9-7a181cb496fb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4158655518 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all .4158655518 |
Directory | /workspace/25.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_stress_all_with_rand_reset.794421909 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 74130855707 ps |
CPU time | 1954.07 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 06:28:06 PM PDT 24 |
Peak memory | 264636 kb |
Host | smart-c55669a0-29ef-4ce4-880d-88d4818cfca8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=794421909 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_stress_all_with_rand_reset.794421909 |
Directory | /workspace/25.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/25.otp_ctrl_test_access.2806034977 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 19188393231 ps |
CPU time | 39.1 seconds |
Started | Jul 25 05:55:30 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 243468 kb |
Host | smart-d6cd43c2-52e9-4933-9e23-1ac3afd8ff66 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2806034977 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.otp_ctrl_test_access.2806034977 |
Directory | /workspace/25.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/251.otp_ctrl_init_fail.722703243 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 1887322788 ps |
CPU time | 4.63 seconds |
Started | Jul 25 05:58:37 PM PDT 24 |
Finished | Jul 25 05:58:42 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-5e359b19-adf1-426c-ae43-2a0879a49344 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=722703243 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 251.otp_ctrl_init_fail.722703243 |
Directory | /workspace/251.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/252.otp_ctrl_init_fail.2305009338 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 388417192 ps |
CPU time | 3.74 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-a4ad053b-b1df-43b3-91ae-62e5eaf34a20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2305009338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 252.otp_ctrl_init_fail.2305009338 |
Directory | /workspace/252.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/253.otp_ctrl_init_fail.2199813967 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 2531190921 ps |
CPU time | 5.61 seconds |
Started | Jul 25 05:58:31 PM PDT 24 |
Finished | Jul 25 05:58:36 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-d287b19b-b698-4b06-a009-ae62d289fa2b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2199813967 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 253.otp_ctrl_init_fail.2199813967 |
Directory | /workspace/253.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/254.otp_ctrl_init_fail.2290781110 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 146847790 ps |
CPU time | 3.85 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:36 PM PDT 24 |
Peak memory | 242784 kb |
Host | smart-a33f2c75-9afa-41f8-b1a8-c8986fc9a5fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2290781110 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 254.otp_ctrl_init_fail.2290781110 |
Directory | /workspace/254.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/256.otp_ctrl_init_fail.1504024540 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 614628051 ps |
CPU time | 5.07 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-fea7f8b8-4276-4748-b1bd-700fd6689ad3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1504024540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 256.otp_ctrl_init_fail.1504024540 |
Directory | /workspace/256.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/257.otp_ctrl_init_fail.2005128944 |
Short name | T1091 |
Test name | |
Test status | |
Simulation time | 280903723 ps |
CPU time | 4.11 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-b4ca0f6e-b76c-4684-ae9c-11772ca425eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2005128944 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 257.otp_ctrl_init_fail.2005128944 |
Directory | /workspace/257.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/258.otp_ctrl_init_fail.554479612 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 118907573 ps |
CPU time | 3.67 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:36 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-6d8a6721-299e-490b-adb4-80d7be8427d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=554479612 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 258.otp_ctrl_init_fail.554479612 |
Directory | /workspace/258.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/259.otp_ctrl_init_fail.270480492 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 169833723 ps |
CPU time | 3.91 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-f01c6c12-defd-4c8d-9756-988cf03dcb11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=270480492 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 259.otp_ctrl_init_fail.270480492 |
Directory | /workspace/259.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_alert_test.768178308 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 106764037 ps |
CPU time | 1.63 seconds |
Started | Jul 25 05:55:41 PM PDT 24 |
Finished | Jul 25 05:55:43 PM PDT 24 |
Peak memory | 240676 kb |
Host | smart-93ae416d-bf15-4e2c-abd4-9365f0b85751 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=768178308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_alert_test.768178308 |
Directory | /workspace/26.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_check_fail.3846217853 |
Short name | T1105 |
Test name | |
Test status | |
Simulation time | 1709853135 ps |
CPU time | 35.44 seconds |
Started | Jul 25 05:55:29 PM PDT 24 |
Finished | Jul 25 05:56:05 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-18820d85-72a2-432e-9776-98d16ca965a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3846217853 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_check_fail.3846217853 |
Directory | /workspace/26.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_errs.91895778 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 2225720556 ps |
CPU time | 16.98 seconds |
Started | Jul 25 05:55:36 PM PDT 24 |
Finished | Jul 25 05:55:54 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-3da0a95f-89e6-44d4-b5be-179ec8b9f978 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=91895778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_errs.91895778 |
Directory | /workspace/26.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_dai_lock.893679784 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 733298466 ps |
CPU time | 6.78 seconds |
Started | Jul 25 05:56:05 PM PDT 24 |
Finished | Jul 25 05:56:12 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-8e69155a-91b6-4ac1-bc12-bbc4b2c92675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=893679784 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_dai_lock.893679784 |
Directory | /workspace/26.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_init_fail.3592245694 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 2102540717 ps |
CPU time | 5.43 seconds |
Started | Jul 25 05:56:06 PM PDT 24 |
Finished | Jul 25 05:56:11 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-dc01c4b3-96f6-4af9-adec-693a11d774d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3592245694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_init_fail.3592245694 |
Directory | /workspace/26.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_macro_errs.3087284778 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 1300322293 ps |
CPU time | 10.78 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:43 PM PDT 24 |
Peak memory | 243476 kb |
Host | smart-592cf00d-f129-4957-9d8c-9ec2f26b18ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3087284778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_macro_errs.3087284778 |
Directory | /workspace/26.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_key_req.3378577768 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 7172049903 ps |
CPU time | 51.83 seconds |
Started | Jul 25 05:55:30 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 242992 kb |
Host | smart-d8fa7616-2fc9-495f-a36d-c3ef2cea7938 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3378577768 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_key_req.3378577768 |
Directory | /workspace/26.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_esc.1459454336 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 346576677 ps |
CPU time | 7.66 seconds |
Started | Jul 25 05:55:31 PM PDT 24 |
Finished | Jul 25 05:55:39 PM PDT 24 |
Peak memory | 242608 kb |
Host | smart-37c9e00a-8a77-40ff-8c41-744372631c07 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1459454336 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_esc.1459454336 |
Directory | /workspace/26.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_parallel_lc_req.3497736995 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 2062625753 ps |
CPU time | 18.31 seconds |
Started | Jul 25 05:55:33 PM PDT 24 |
Finished | Jul 25 05:55:52 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-44982d84-2f9b-4d64-bd16-1318d6a36437 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3497736995 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_parallel_lc_req.3497736995 |
Directory | /workspace/26.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_smoke.3290996631 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 533121689 ps |
CPU time | 8.68 seconds |
Started | Jul 25 05:55:54 PM PDT 24 |
Finished | Jul 25 05:56:03 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-11326277-cd52-4ddb-9c02-9607957a6ced |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3290996631 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_smoke.3290996631 |
Directory | /workspace/26.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.otp_ctrl_test_access.814933126 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 1226345950 ps |
CPU time | 9.6 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:55:49 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-4edc7637-947d-480c-8036-e52601f2fadc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=814933126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.otp_ctrl_test_access.814933126 |
Directory | /workspace/26.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/260.otp_ctrl_init_fail.3854930485 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 399307380 ps |
CPU time | 3.98 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-fb4597f8-b0f6-4820-aec9-6b727675d538 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3854930485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 260.otp_ctrl_init_fail.3854930485 |
Directory | /workspace/260.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/262.otp_ctrl_init_fail.4137265173 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 1643899267 ps |
CPU time | 5.21 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:40 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-7d7a047d-8525-4838-aad9-21145704769c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4137265173 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 262.otp_ctrl_init_fail.4137265173 |
Directory | /workspace/262.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/263.otp_ctrl_init_fail.2846420448 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 2565761361 ps |
CPU time | 5.2 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-b17e8d4b-eb9d-4ab0-b3e2-2b8275eef048 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2846420448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 263.otp_ctrl_init_fail.2846420448 |
Directory | /workspace/263.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/264.otp_ctrl_init_fail.3126495406 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 1986409614 ps |
CPU time | 3.85 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-7228cc5c-583e-4e51-8058-13d84865b6e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3126495406 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 264.otp_ctrl_init_fail.3126495406 |
Directory | /workspace/264.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/265.otp_ctrl_init_fail.3017442354 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 307163845 ps |
CPU time | 5.17 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:41 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-93fa6a65-ff46-405e-8646-6eac035e09b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3017442354 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 265.otp_ctrl_init_fail.3017442354 |
Directory | /workspace/265.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/266.otp_ctrl_init_fail.1981060787 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 121593475 ps |
CPU time | 4.13 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-81a79c79-48b2-4267-872a-3e95c4871228 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1981060787 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 266.otp_ctrl_init_fail.1981060787 |
Directory | /workspace/266.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/267.otp_ctrl_init_fail.2520804342 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 261658061 ps |
CPU time | 4.36 seconds |
Started | Jul 25 05:58:34 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-7cbcb4bf-7cb8-4149-9360-ec86c68c66ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2520804342 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 267.otp_ctrl_init_fail.2520804342 |
Directory | /workspace/267.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/269.otp_ctrl_init_fail.4287837584 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 1877618113 ps |
CPU time | 5.64 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-dd491d1b-8bba-493f-9772-2ca33f023270 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4287837584 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 269.otp_ctrl_init_fail.4287837584 |
Directory | /workspace/269.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_alert_test.2877386395 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 133091775 ps |
CPU time | 1.96 seconds |
Started | Jul 25 05:55:43 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 240768 kb |
Host | smart-ad435738-7055-41cf-8b6f-b042aa14f121 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2877386395 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_alert_test.2877386395 |
Directory | /workspace/27.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_check_fail.3905455728 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 4199876548 ps |
CPU time | 26.7 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:56:06 PM PDT 24 |
Peak memory | 245916 kb |
Host | smart-5767f642-10fa-4b7f-a5cd-c6cedfd26277 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3905455728 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_check_fail.3905455728 |
Directory | /workspace/27.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_errs.3972372174 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 2820227958 ps |
CPU time | 38.34 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 251136 kb |
Host | smart-1f5d640c-0370-4a1e-84f5-fd3a97facd7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3972372174 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_errs.3972372174 |
Directory | /workspace/27.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_dai_lock.210354603 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 422711822 ps |
CPU time | 9.9 seconds |
Started | Jul 25 05:55:38 PM PDT 24 |
Finished | Jul 25 05:55:48 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-0f7a42cf-589e-41e8-8950-96dff352ed9f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=210354603 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_dai_lock.210354603 |
Directory | /workspace/27.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_init_fail.1457808056 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 229154465 ps |
CPU time | 3.45 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:55:43 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-59518d14-5d95-4e04-9711-2abb8a1f524b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1457808056 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_init_fail.1457808056 |
Directory | /workspace/27.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_macro_errs.1353450074 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 1084871757 ps |
CPU time | 8.69 seconds |
Started | Jul 25 05:55:41 PM PDT 24 |
Finished | Jul 25 05:55:49 PM PDT 24 |
Peak memory | 243104 kb |
Host | smart-289c48cc-d2a8-4e5f-94dc-0ea11fd99062 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1353450074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_macro_errs.1353450074 |
Directory | /workspace/27.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_key_req.2295991180 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 1693468860 ps |
CPU time | 26.32 seconds |
Started | Jul 25 05:55:40 PM PDT 24 |
Finished | Jul 25 05:56:06 PM PDT 24 |
Peak memory | 243012 kb |
Host | smart-f8b628f2-3e02-4979-822b-c1ee49454b79 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2295991180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_key_req.2295991180 |
Directory | /workspace/27.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_parallel_lc_req.936350690 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 522053277 ps |
CPU time | 10.71 seconds |
Started | Jul 25 05:55:38 PM PDT 24 |
Finished | Jul 25 05:55:49 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-3a892661-0fcc-4906-bcbd-4851f8527152 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=936350690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_parallel_lc_req.936350690 |
Directory | /workspace/27.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_regwen.3050467232 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 306492576 ps |
CPU time | 5.54 seconds |
Started | Jul 25 05:55:41 PM PDT 24 |
Finished | Jul 25 05:55:47 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-220a421c-daa8-41e1-b707-3aac0874a559 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3050467232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_regwen.3050467232 |
Directory | /workspace/27.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_smoke.1292653869 |
Short name | T1094 |
Test name | |
Test status | |
Simulation time | 1620061683 ps |
CPU time | 11.14 seconds |
Started | Jul 25 05:55:40 PM PDT 24 |
Finished | Jul 25 05:55:51 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-5578a465-59c6-46cb-a7cc-d200106bdb84 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1292653869 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_smoke.1292653869 |
Directory | /workspace/27.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all.3297010078 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 18819614821 ps |
CPU time | 225.31 seconds |
Started | Jul 25 05:55:37 PM PDT 24 |
Finished | Jul 25 05:59:23 PM PDT 24 |
Peak memory | 260132 kb |
Host | smart-67b7747c-9a75-452e-a6c8-73e9f34427ef |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3297010078 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all .3297010078 |
Directory | /workspace/27.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_stress_all_with_rand_reset.3729820210 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 746969658072 ps |
CPU time | 1446.82 seconds |
Started | Jul 25 05:56:04 PM PDT 24 |
Finished | Jul 25 06:20:11 PM PDT 24 |
Peak memory | 263888 kb |
Host | smart-f8569dd1-61bc-44c9-8a2f-c04b12fdf4e0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3729820210 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_stress_all_with_rand_reset.3729820210 |
Directory | /workspace/27.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/27.otp_ctrl_test_access.2991832038 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 9475109073 ps |
CPU time | 26.14 seconds |
Started | Jul 25 05:55:40 PM PDT 24 |
Finished | Jul 25 05:56:06 PM PDT 24 |
Peak memory | 249016 kb |
Host | smart-50b0d2c2-ccff-4de0-91e0-367956ec2ea7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2991832038 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.otp_ctrl_test_access.2991832038 |
Directory | /workspace/27.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/270.otp_ctrl_init_fail.4200429991 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 332933760 ps |
CPU time | 4.1 seconds |
Started | Jul 25 05:58:38 PM PDT 24 |
Finished | Jul 25 05:58:42 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-a8320f06-f343-47ac-a1f8-b829ed7348e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4200429991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 270.otp_ctrl_init_fail.4200429991 |
Directory | /workspace/270.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/271.otp_ctrl_init_fail.1207311652 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 238940096 ps |
CPU time | 4.16 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-6ea20606-d434-4be7-9d9c-cf80e806def8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1207311652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 271.otp_ctrl_init_fail.1207311652 |
Directory | /workspace/271.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/272.otp_ctrl_init_fail.2738203430 |
Short name | T1123 |
Test name | |
Test status | |
Simulation time | 2008114515 ps |
CPU time | 5.47 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:40 PM PDT 24 |
Peak memory | 242776 kb |
Host | smart-ed6ccc2b-5e65-4f71-911a-905848afb824 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2738203430 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 272.otp_ctrl_init_fail.2738203430 |
Directory | /workspace/272.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/273.otp_ctrl_init_fail.731402637 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 159549407 ps |
CPU time | 4.57 seconds |
Started | Jul 25 05:58:32 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-bd62d220-b69a-419d-a7cf-9b1703f08cf6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=731402637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 273.otp_ctrl_init_fail.731402637 |
Directory | /workspace/273.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/274.otp_ctrl_init_fail.1066916064 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 541086090 ps |
CPU time | 4.03 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-2bcb2b5c-e1f9-4596-b8aa-5374d4e09457 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1066916064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 274.otp_ctrl_init_fail.1066916064 |
Directory | /workspace/274.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/275.otp_ctrl_init_fail.2303913338 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 2225055888 ps |
CPU time | 5.12 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:40 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-2b61b330-ed85-411d-8e9f-663c9505ddff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2303913338 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 275.otp_ctrl_init_fail.2303913338 |
Directory | /workspace/275.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/276.otp_ctrl_init_fail.2522260585 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 467093908 ps |
CPU time | 4.33 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:38 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-2a3f4114-7249-4bcc-87f3-aad2c2cdb150 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2522260585 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 276.otp_ctrl_init_fail.2522260585 |
Directory | /workspace/276.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/278.otp_ctrl_init_fail.2548564142 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 148184683 ps |
CPU time | 3.78 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-dcd7c587-a166-4335-ac63-2b18bf93a780 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2548564142 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 278.otp_ctrl_init_fail.2548564142 |
Directory | /workspace/278.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/279.otp_ctrl_init_fail.1450848819 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 95409588 ps |
CPU time | 3.34 seconds |
Started | Jul 25 05:58:35 PM PDT 24 |
Finished | Jul 25 05:58:39 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-350d28dc-ceb4-41a5-ba5d-7413bdc4dbb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1450848819 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 279.otp_ctrl_init_fail.1450848819 |
Directory | /workspace/279.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_check_fail.4220160080 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 1352568218 ps |
CPU time | 12.77 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:55:52 PM PDT 24 |
Peak memory | 242528 kb |
Host | smart-17c89967-3ebb-49c6-ba3c-73200c796528 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4220160080 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_check_fail.4220160080 |
Directory | /workspace/28.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_errs.2395132214 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 543353855 ps |
CPU time | 14.64 seconds |
Started | Jul 25 05:55:41 PM PDT 24 |
Finished | Jul 25 05:55:56 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-a5722ca9-2f5b-40fc-8acd-d22f10707174 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2395132214 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_errs.2395132214 |
Directory | /workspace/28.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_dai_lock.3262402271 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 435670955 ps |
CPU time | 6.34 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-df08eec5-9c4e-467f-a5a5-b518982d1d14 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3262402271 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_dai_lock.3262402271 |
Directory | /workspace/28.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_init_fail.2517235688 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 218726016 ps |
CPU time | 3.36 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:55:43 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-d2d4d490-d9eb-4a89-8191-6a46c16c4ebb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2517235688 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_init_fail.2517235688 |
Directory | /workspace/28.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_macro_errs.3700008591 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 802858157 ps |
CPU time | 20.23 seconds |
Started | Jul 25 05:55:49 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 242932 kb |
Host | smart-387b3d4e-78f0-45af-ae53-bc88764bf086 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3700008591 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_macro_errs.3700008591 |
Directory | /workspace/28.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_key_req.4107613440 |
Short name | T1186 |
Test name | |
Test status | |
Simulation time | 1008266678 ps |
CPU time | 23.27 seconds |
Started | Jul 25 05:55:47 PM PDT 24 |
Finished | Jul 25 05:56:11 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-c5b08cb5-0b5f-41c3-a342-2775e8d2e2f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4107613440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_key_req.4107613440 |
Directory | /workspace/28.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_esc.1257724253 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 1313940974 ps |
CPU time | 29.64 seconds |
Started | Jul 25 05:55:39 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-12e87378-13ec-4404-b0db-49c6f838fdaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1257724253 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_esc.1257724253 |
Directory | /workspace/28.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_parallel_lc_req.2843135212 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 6681946348 ps |
CPU time | 18.54 seconds |
Started | Jul 25 05:55:41 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 248996 kb |
Host | smart-e4dab1f9-d179-4129-a49a-b9abf511dbfb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2843135212 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_parallel_lc_req.2843135212 |
Directory | /workspace/28.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_regwen.855085775 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 766943637 ps |
CPU time | 7.31 seconds |
Started | Jul 25 05:55:46 PM PDT 24 |
Finished | Jul 25 05:55:54 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-8c938585-bde2-43ca-ab29-666416c0eca0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=855085775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_regwen.855085775 |
Directory | /workspace/28.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_smoke.1946517032 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 1640334738 ps |
CPU time | 10.83 seconds |
Started | Jul 25 05:55:47 PM PDT 24 |
Finished | Jul 25 05:55:58 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-bc16e8a0-dba3-485a-9642-b71817056cef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1946517032 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_smoke.1946517032 |
Directory | /workspace/28.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all.2829312738 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 83297038278 ps |
CPU time | 220.22 seconds |
Started | Jul 25 05:55:46 PM PDT 24 |
Finished | Jul 25 05:59:26 PM PDT 24 |
Peak memory | 246864 kb |
Host | smart-3faaf624-ee54-4739-81b8-abd510fe24fb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2829312738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all .2829312738 |
Directory | /workspace/28.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_stress_all_with_rand_reset.2677914236 |
Short name | T1113 |
Test name | |
Test status | |
Simulation time | 26321316122 ps |
CPU time | 569.28 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 06:05:17 PM PDT 24 |
Peak memory | 311076 kb |
Host | smart-4981be65-aa26-4590-bb3a-de8b38a34937 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2677914236 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_stress_all_with_rand_reset.2677914236 |
Directory | /workspace/28.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/28.otp_ctrl_test_access.2002641824 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 403979321 ps |
CPU time | 6.75 seconds |
Started | Jul 25 05:55:44 PM PDT 24 |
Finished | Jul 25 05:55:51 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-0053acd0-5831-44e9-b3a7-da0b53da2065 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2002641824 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.otp_ctrl_test_access.2002641824 |
Directory | /workspace/28.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/280.otp_ctrl_init_fail.3992480444 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 119741703 ps |
CPU time | 4.2 seconds |
Started | Jul 25 05:58:33 PM PDT 24 |
Finished | Jul 25 05:58:37 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-0fb9e435-76e9-4228-b828-043aba15b841 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3992480444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 280.otp_ctrl_init_fail.3992480444 |
Directory | /workspace/280.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/281.otp_ctrl_init_fail.4208727316 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 255039930 ps |
CPU time | 4.25 seconds |
Started | Jul 25 05:58:38 PM PDT 24 |
Finished | Jul 25 05:58:42 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-3061df4c-e6c8-4c18-aea6-0452969055ec |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4208727316 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 281.otp_ctrl_init_fail.4208727316 |
Directory | /workspace/281.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/282.otp_ctrl_init_fail.1315744344 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 1487500093 ps |
CPU time | 5.04 seconds |
Started | Jul 25 05:58:38 PM PDT 24 |
Finished | Jul 25 05:58:43 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-f22e5365-b894-4676-9d32-21401b88de3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1315744344 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 282.otp_ctrl_init_fail.1315744344 |
Directory | /workspace/282.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/283.otp_ctrl_init_fail.406086449 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 292221397 ps |
CPU time | 4.98 seconds |
Started | Jul 25 05:58:38 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-a1b3d352-7b00-418c-a358-9dc600a90a1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=406086449 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 283.otp_ctrl_init_fail.406086449 |
Directory | /workspace/283.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/284.otp_ctrl_init_fail.3007393350 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 155435155 ps |
CPU time | 3.87 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-fb2566d9-c344-40bd-970a-6f2ae03e4d86 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3007393350 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 284.otp_ctrl_init_fail.3007393350 |
Directory | /workspace/284.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/285.otp_ctrl_init_fail.2671552053 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 144778217 ps |
CPU time | 3.78 seconds |
Started | Jul 25 05:58:44 PM PDT 24 |
Finished | Jul 25 05:58:48 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-8c9ec5e4-50a6-46dc-8dd4-20923cdc60a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2671552053 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 285.otp_ctrl_init_fail.2671552053 |
Directory | /workspace/285.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/286.otp_ctrl_init_fail.3664477347 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 202157229 ps |
CPU time | 4.3 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-4b736233-1c9d-46f4-b8df-8c3a06fd22e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3664477347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 286.otp_ctrl_init_fail.3664477347 |
Directory | /workspace/286.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/287.otp_ctrl_init_fail.4158334308 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 128710575 ps |
CPU time | 3.54 seconds |
Started | Jul 25 05:58:43 PM PDT 24 |
Finished | Jul 25 05:58:47 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-066b416d-d43b-4dac-a0c5-8fdbe13a5704 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4158334308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 287.otp_ctrl_init_fail.4158334308 |
Directory | /workspace/287.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/288.otp_ctrl_init_fail.960035753 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 604389557 ps |
CPU time | 4.39 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:45 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-dcc9ff00-45d9-4496-825b-b4bc2af35a85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=960035753 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 288.otp_ctrl_init_fail.960035753 |
Directory | /workspace/288.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/289.otp_ctrl_init_fail.3805378442 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 120148104 ps |
CPU time | 3.2 seconds |
Started | Jul 25 05:58:41 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-dcccf3f3-fa4e-473e-b1cc-ce6cd04dfd87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3805378442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 289.otp_ctrl_init_fail.3805378442 |
Directory | /workspace/289.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_alert_test.3571948939 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 74270458 ps |
CPU time | 2.1 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 05:55:51 PM PDT 24 |
Peak memory | 240732 kb |
Host | smart-e14850c8-e7b0-4ceb-9802-d3be232adc6a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3571948939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_alert_test.3571948939 |
Directory | /workspace/29.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_check_fail.1565947428 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 215771244 ps |
CPU time | 4.91 seconds |
Started | Jul 25 05:55:51 PM PDT 24 |
Finished | Jul 25 05:55:56 PM PDT 24 |
Peak memory | 241812 kb |
Host | smart-54e9ec7c-83f5-442b-806d-949570b2203a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1565947428 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_check_fail.1565947428 |
Directory | /workspace/29.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_errs.2541282140 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 2629257486 ps |
CPU time | 22.55 seconds |
Started | Jul 25 05:55:45 PM PDT 24 |
Finished | Jul 25 05:56:08 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-c0a17fda-3a5b-4e35-9139-4a5cb67bed46 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2541282140 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_errs.2541282140 |
Directory | /workspace/29.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_dai_lock.2892411859 |
Short name | T1184 |
Test name | |
Test status | |
Simulation time | 3842342902 ps |
CPU time | 28.78 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 05:56:17 PM PDT 24 |
Peak memory | 249016 kb |
Host | smart-51f2921f-b384-49fa-bf90-7bde220c9742 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2892411859 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_dai_lock.2892411859 |
Directory | /workspace/29.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_init_fail.3119895009 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 141222687 ps |
CPU time | 3.41 seconds |
Started | Jul 25 05:55:45 PM PDT 24 |
Finished | Jul 25 05:55:49 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-d203a22b-717b-487e-a759-d046e9946b75 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3119895009 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_init_fail.3119895009 |
Directory | /workspace/29.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_macro_errs.3981928136 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 5325429981 ps |
CPU time | 12.15 seconds |
Started | Jul 25 05:55:46 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 248992 kb |
Host | smart-dbbfc10c-5c16-4583-bc70-7b8dabc51930 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3981928136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_macro_errs.3981928136 |
Directory | /workspace/29.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_key_req.835224744 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 933990117 ps |
CPU time | 18.83 seconds |
Started | Jul 25 05:55:46 PM PDT 24 |
Finished | Jul 25 05:56:05 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-48f650dd-ed17-4eca-9b28-7effd0aead05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=835224744 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_key_req.835224744 |
Directory | /workspace/29.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_parallel_lc_req.4125849827 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 445883366 ps |
CPU time | 12.49 seconds |
Started | Jul 25 05:55:46 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-f6763230-259b-44cf-a624-ea0ff236b137 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4125849827 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_parallel_lc_req.4125849827 |
Directory | /workspace/29.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_smoke.1800759812 |
Short name | T1119 |
Test name | |
Test status | |
Simulation time | 5383418536 ps |
CPU time | 12.27 seconds |
Started | Jul 25 05:55:50 PM PDT 24 |
Finished | Jul 25 05:56:02 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-e6c3a0c1-ab18-468b-9cd8-09a177f0f4ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1800759812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_smoke.1800759812 |
Directory | /workspace/29.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all.2526656235 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 7821299637 ps |
CPU time | 86.02 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 247280 kb |
Host | smart-f6f4b154-4a71-4a94-84f4-59c537aa68bc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2526656235 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all .2526656235 |
Directory | /workspace/29.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_stress_all_with_rand_reset.2567520420 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 114160395403 ps |
CPU time | 1419.77 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 06:19:28 PM PDT 24 |
Peak memory | 320760 kb |
Host | smart-dbd19d61-acf3-4581-adfc-70336ead0a95 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2567520420 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_stress_all_with_rand_reset.2567520420 |
Directory | /workspace/29.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/29.otp_ctrl_test_access.2867082778 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 1339180612 ps |
CPU time | 10.48 seconds |
Started | Jul 25 05:55:46 PM PDT 24 |
Finished | Jul 25 05:55:56 PM PDT 24 |
Peak memory | 248960 kb |
Host | smart-ee445359-4e13-4369-9bd3-ea1a35ebf48a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2867082778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.otp_ctrl_test_access.2867082778 |
Directory | /workspace/29.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/290.otp_ctrl_init_fail.1016866814 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 462640975 ps |
CPU time | 3.64 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242288 kb |
Host | smart-f3ea9eb2-f238-42b8-8502-deb78e58f39c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1016866814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 290.otp_ctrl_init_fail.1016866814 |
Directory | /workspace/290.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/291.otp_ctrl_init_fail.2632572504 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 104807088 ps |
CPU time | 3.23 seconds |
Started | Jul 25 05:58:37 PM PDT 24 |
Finished | Jul 25 05:58:41 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-5e839edb-6efe-4776-a82a-319b2bd38765 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2632572504 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 291.otp_ctrl_init_fail.2632572504 |
Directory | /workspace/291.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/292.otp_ctrl_init_fail.290609574 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 269829561 ps |
CPU time | 3.97 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-11da5435-047f-4aa5-901f-fe2b71dd4692 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=290609574 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 292.otp_ctrl_init_fail.290609574 |
Directory | /workspace/292.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/293.otp_ctrl_init_fail.1764710158 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 2637665341 ps |
CPU time | 6.76 seconds |
Started | Jul 25 05:58:42 PM PDT 24 |
Finished | Jul 25 05:58:49 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-7332922d-1423-466a-be78-4fd1bbb7759f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1764710158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 293.otp_ctrl_init_fail.1764710158 |
Directory | /workspace/293.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/294.otp_ctrl_init_fail.125350257 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 99828608 ps |
CPU time | 3.61 seconds |
Started | Jul 25 05:58:42 PM PDT 24 |
Finished | Jul 25 05:58:46 PM PDT 24 |
Peak memory | 242244 kb |
Host | smart-5ddad811-92ee-46c8-b2fb-107b1a174add |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=125350257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 294.otp_ctrl_init_fail.125350257 |
Directory | /workspace/294.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/295.otp_ctrl_init_fail.1283686670 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 493463098 ps |
CPU time | 3.88 seconds |
Started | Jul 25 05:58:39 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-f3de077f-ee6b-4c03-925f-5065fd8625b8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1283686670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 295.otp_ctrl_init_fail.1283686670 |
Directory | /workspace/295.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/296.otp_ctrl_init_fail.1055179661 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 417162319 ps |
CPU time | 4.33 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-6b2ef09a-8750-4189-9d28-65d1566492b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1055179661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 296.otp_ctrl_init_fail.1055179661 |
Directory | /workspace/296.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/297.otp_ctrl_init_fail.2235262908 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 141101118 ps |
CPU time | 3.88 seconds |
Started | Jul 25 05:58:40 PM PDT 24 |
Finished | Jul 25 05:58:44 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-6726f131-291b-4fc5-b913-e26f70aec72b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2235262908 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 297.otp_ctrl_init_fail.2235262908 |
Directory | /workspace/297.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/298.otp_ctrl_init_fail.393767921 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 177507540 ps |
CPU time | 3.62 seconds |
Started | Jul 25 05:58:42 PM PDT 24 |
Finished | Jul 25 05:58:46 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-d800288f-8ce4-4300-b262-aaa5ed9f7ab4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=393767921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 298.otp_ctrl_init_fail.393767921 |
Directory | /workspace/298.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/299.otp_ctrl_init_fail.2911543682 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 350329501 ps |
CPU time | 4.38 seconds |
Started | Jul 25 05:58:38 PM PDT 24 |
Finished | Jul 25 05:58:43 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-17ea8bbb-4337-4aa8-b46e-7fbe999de291 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2911543682 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 299.otp_ctrl_init_fail.2911543682 |
Directory | /workspace/299.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_alert_test.36540225 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 44410477 ps |
CPU time | 1.59 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:20 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-9b05124a-9a59-4969-be53-56a17e4aff21 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=36540225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_alert_test.36540225 |
Directory | /workspace/3.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_background_chks.2635900798 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 2120420171 ps |
CPU time | 20.84 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:39 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-f137112f-73c2-4c3a-8cba-977901c5b945 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2635900798 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_background_chks.2635900798 |
Directory | /workspace/3.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_check_fail.1567427830 |
Short name | T1166 |
Test name | |
Test status | |
Simulation time | 890516786 ps |
CPU time | 19.56 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:38 PM PDT 24 |
Peak memory | 248948 kb |
Host | smart-1cf1659c-e0e9-4f3a-a394-9bf4f77b0a49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1567427830 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_check_fail.1567427830 |
Directory | /workspace/3.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_errs.2423846377 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 3296241816 ps |
CPU time | 43.42 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:55:02 PM PDT 24 |
Peak memory | 246440 kb |
Host | smart-9e75b105-d7f8-4af4-aee6-e4163bd78205 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2423846377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_errs.2423846377 |
Directory | /workspace/3.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_dai_lock.3811752699 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 4089797141 ps |
CPU time | 25.39 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 243488 kb |
Host | smart-fd07fb66-2617-429d-b96e-a0348e839da8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3811752699 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_dai_lock.3811752699 |
Directory | /workspace/3.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_init_fail.744883599 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 100009677 ps |
CPU time | 3.53 seconds |
Started | Jul 25 05:54:17 PM PDT 24 |
Finished | Jul 25 05:54:21 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-9b3d6272-40ea-4f6a-a9fc-53a00ea890b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=744883599 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_init_fail.744883599 |
Directory | /workspace/3.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_macro_errs.2566511180 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 1375290326 ps |
CPU time | 20.27 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:39 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-0318c610-591f-416f-9033-21903447d647 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2566511180 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_macro_errs.2566511180 |
Directory | /workspace/3.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_key_req.2998230806 |
Short name | T1170 |
Test name | |
Test status | |
Simulation time | 787568684 ps |
CPU time | 30.43 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:49 PM PDT 24 |
Peak memory | 243316 kb |
Host | smart-aed735fc-6bfd-429a-a3f8-ae4db021b6af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2998230806 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_key_req.2998230806 |
Directory | /workspace/3.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_esc.543662022 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 9321549462 ps |
CPU time | 17.87 seconds |
Started | Jul 25 05:54:15 PM PDT 24 |
Finished | Jul 25 05:54:33 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-670c658b-4d9c-4a0c-918a-02d92d74851d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=543662022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_esc.543662022 |
Directory | /workspace/3.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_parallel_lc_req.2958652158 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 1516306826 ps |
CPU time | 24.38 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:45 PM PDT 24 |
Peak memory | 248900 kb |
Host | smart-3b2cd375-f395-43c4-a11d-638fa3197747 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2958652158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_parallel_lc_req.2958652158 |
Directory | /workspace/3.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_regwen.778446075 |
Short name | T1092 |
Test name | |
Test status | |
Simulation time | 158592268 ps |
CPU time | 5.4 seconds |
Started | Jul 25 05:54:17 PM PDT 24 |
Finished | Jul 25 05:54:22 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-47a8185f-cca1-427b-a5a8-6d3bccf08bf7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=778446075 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_regwen.778446075 |
Directory | /workspace/3.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_sec_cm.3549633852 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 10395871160 ps |
CPU time | 194.57 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:57:33 PM PDT 24 |
Peak memory | 278644 kb |
Host | smart-5048b46a-6c0e-4a47-968a-0378a4e0920f |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3549633852 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_sec_cm.3549633852 |
Directory | /workspace/3.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_smoke.3393442031 |
Short name | T1107 |
Test name | |
Test status | |
Simulation time | 435635825 ps |
CPU time | 9.49 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:28 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-2f4c4b91-50a4-42a4-a93a-ab613b100349 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3393442031 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_smoke.3393442031 |
Directory | /workspace/3.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_stress_all.3169061286 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 4320125220 ps |
CPU time | 118.52 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:56:17 PM PDT 24 |
Peak memory | 247220 kb |
Host | smart-09661d50-88c7-4b39-9d83-028879c8035f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3169061286 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_stress_all. 3169061286 |
Directory | /workspace/3.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.otp_ctrl_test_access.3569389600 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 2327506876 ps |
CPU time | 19.54 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:38 PM PDT 24 |
Peak memory | 242860 kb |
Host | smart-a9046b90-5f07-4d8d-abeb-e7e2f3ec01d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3569389600 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.otp_ctrl_test_access.3569389600 |
Directory | /workspace/3.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_alert_test.810032816 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 208421195 ps |
CPU time | 1.86 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:55:58 PM PDT 24 |
Peak memory | 241160 kb |
Host | smart-498d7c35-5edd-44e2-a73e-e53eb58d2c7e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=810032816 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_alert_test.810032816 |
Directory | /workspace/30.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_errs.2970761734 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 323103031 ps |
CPU time | 19.44 seconds |
Started | Jul 25 05:55:58 PM PDT 24 |
Finished | Jul 25 05:56:17 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-53f55464-acd0-4cbe-b75e-c90cac625f84 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2970761734 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_errs.2970761734 |
Directory | /workspace/30.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_dai_lock.4213863643 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 981160032 ps |
CPU time | 10.98 seconds |
Started | Jul 25 05:55:55 PM PDT 24 |
Finished | Jul 25 05:56:06 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-ad3bc354-42d9-4eb3-9094-d52c552976ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4213863643 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_dai_lock.4213863643 |
Directory | /workspace/30.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_init_fail.4059633719 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 1934342858 ps |
CPU time | 4.63 seconds |
Started | Jul 25 05:55:47 PM PDT 24 |
Finished | Jul 25 05:55:52 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-d9b36314-fddc-473b-b29b-1677d00244fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4059633719 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_init_fail.4059633719 |
Directory | /workspace/30.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_macro_errs.2119316049 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 344808738 ps |
CPU time | 7.54 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:05 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-05c31924-86b2-4e2e-ba18-55f62f2012d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2119316049 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_macro_errs.2119316049 |
Directory | /workspace/30.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_key_req.2345778666 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 1186227973 ps |
CPU time | 22.95 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:19 PM PDT 24 |
Peak memory | 242720 kb |
Host | smart-a00331eb-7893-45d2-b186-9c02e42c0f6f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2345778666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_key_req.2345778666 |
Directory | /workspace/30.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_esc.3548699961 |
Short name | T1133 |
Test name | |
Test status | |
Simulation time | 142068225 ps |
CPU time | 3.02 seconds |
Started | Jul 25 05:55:47 PM PDT 24 |
Finished | Jul 25 05:55:51 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-4bafac32-24af-4655-af11-16e3687eafbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3548699961 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_esc.3548699961 |
Directory | /workspace/30.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_parallel_lc_req.3816804447 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 6451037303 ps |
CPU time | 18.76 seconds |
Started | Jul 25 05:55:48 PM PDT 24 |
Finished | Jul 25 05:56:07 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-d9ffe5a3-eaca-4729-9586-5605529918de |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3816804447 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_parallel_lc_req.3816804447 |
Directory | /workspace/30.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_regwen.1766001668 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 655060323 ps |
CPU time | 7.22 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:03 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-a3473814-556a-4a08-aae7-3b60d83b6656 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1766001668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_regwen.1766001668 |
Directory | /workspace/30.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_smoke.4276989308 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 216434493 ps |
CPU time | 5.74 seconds |
Started | Jul 25 05:55:51 PM PDT 24 |
Finished | Jul 25 05:55:57 PM PDT 24 |
Peak memory | 241656 kb |
Host | smart-913d522f-44ff-435d-bc39-5bd1834fe60e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4276989308 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_smoke.4276989308 |
Directory | /workspace/30.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_stress_all.3993321126 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 14704338033 ps |
CPU time | 120.97 seconds |
Started | Jul 25 05:55:54 PM PDT 24 |
Finished | Jul 25 05:57:55 PM PDT 24 |
Peak memory | 247688 kb |
Host | smart-f42997fd-9dd6-4eff-9050-d4982ffb6258 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3993321126 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_stress_all .3993321126 |
Directory | /workspace/30.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/30.otp_ctrl_test_access.1334517881 |
Short name | T1171 |
Test name | |
Test status | |
Simulation time | 796585307 ps |
CPU time | 8.44 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:06 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-4183a6bd-7b71-4b5e-93d0-ddcedc47bdd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1334517881 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.otp_ctrl_test_access.1334517881 |
Directory | /workspace/30.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_alert_test.342989312 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 94745165 ps |
CPU time | 1.67 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:55:59 PM PDT 24 |
Peak memory | 241028 kb |
Host | smart-3cc93d32-cbec-4da3-bc76-b77935a5cc98 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=342989312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_alert_test.342989312 |
Directory | /workspace/31.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_check_fail.2921479760 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 747649496 ps |
CPU time | 15.07 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:12 PM PDT 24 |
Peak memory | 248980 kb |
Host | smart-e0aa2b04-ff0d-43de-8874-9afc16e7353f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2921479760 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_check_fail.2921479760 |
Directory | /workspace/31.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_errs.3811918676 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 382439732 ps |
CPU time | 21.56 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-4ba475e4-5320-4c59-874a-b5d5f6fe77c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3811918676 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_errs.3811918676 |
Directory | /workspace/31.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_dai_lock.2582514069 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 1903027520 ps |
CPU time | 29.55 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:27 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-403874a4-9fda-4db4-a8f8-07efc87238b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2582514069 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_dai_lock.2582514069 |
Directory | /workspace/31.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_init_fail.1421493132 |
Short name | T1098 |
Test name | |
Test status | |
Simulation time | 2352716502 ps |
CPU time | 6.17 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:03 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-9f4fb923-512f-4af7-a338-32b26202658a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1421493132 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_init_fail.1421493132 |
Directory | /workspace/31.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_macro_errs.3243083279 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 2169257822 ps |
CPU time | 47.86 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:45 PM PDT 24 |
Peak memory | 257256 kb |
Host | smart-651cf95d-4358-4d7a-a459-4f62a8436a68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3243083279 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_macro_errs.3243083279 |
Directory | /workspace/31.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_key_req.1890583902 |
Short name | T1200 |
Test name | |
Test status | |
Simulation time | 763432322 ps |
CPU time | 17.55 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:15 PM PDT 24 |
Peak memory | 248912 kb |
Host | smart-9248f869-3c5e-4be1-9963-0e2401e1576f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1890583902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_key_req.1890583902 |
Directory | /workspace/31.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_esc.2406118921 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 12269771846 ps |
CPU time | 35.16 seconds |
Started | Jul 25 05:55:58 PM PDT 24 |
Finished | Jul 25 05:56:33 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-01158d06-6901-4ca1-9a8e-e2f0807f5d78 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2406118921 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_esc.2406118921 |
Directory | /workspace/31.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_parallel_lc_req.4019758172 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 6540943758 ps |
CPU time | 20.21 seconds |
Started | Jul 25 05:55:58 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 248920 kb |
Host | smart-7952b69b-6c88-47e4-bebf-794f33baccd6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4019758172 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_parallel_lc_req.4019758172 |
Directory | /workspace/31.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_regwen.2002483895 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 221825288 ps |
CPU time | 6.03 seconds |
Started | Jul 25 05:55:55 PM PDT 24 |
Finished | Jul 25 05:56:02 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-7eeba3ef-49c2-4efc-b2bd-9be451124309 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2002483895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_regwen.2002483895 |
Directory | /workspace/31.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_smoke.1617115272 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 715276783 ps |
CPU time | 12.45 seconds |
Started | Jul 25 05:55:53 PM PDT 24 |
Finished | Jul 25 05:56:05 PM PDT 24 |
Peak memory | 249020 kb |
Host | smart-72fb0d48-26db-40e1-a9e4-bc0b0e192909 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1617115272 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_smoke.1617115272 |
Directory | /workspace/31.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_stress_all.2030787301 |
Short name | T1189 |
Test name | |
Test status | |
Simulation time | 5565833721 ps |
CPU time | 54 seconds |
Started | Jul 25 05:56:00 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 245736 kb |
Host | smart-1e47f420-811a-4eea-8f43-7aa45a7381ee |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2030787301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_stress_all .2030787301 |
Directory | /workspace/31.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/31.otp_ctrl_test_access.3547474359 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 9867099519 ps |
CPU time | 25.34 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-8587e72f-5e5d-4003-b02b-1f7ff05bbc72 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3547474359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.otp_ctrl_test_access.3547474359 |
Directory | /workspace/31.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_alert_test.1621911861 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 55303524 ps |
CPU time | 1.73 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:55:58 PM PDT 24 |
Peak memory | 240696 kb |
Host | smart-1a59feb0-f5b8-4788-904f-616936b4ef26 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1621911861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_alert_test.1621911861 |
Directory | /workspace/32.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_check_fail.3353757407 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 435509673 ps |
CPU time | 11.79 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-c723b644-2aa2-41ea-9cb2-c559bcab1277 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3353757407 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_check_fail.3353757407 |
Directory | /workspace/32.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_errs.2259283176 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 662912230 ps |
CPU time | 12.93 seconds |
Started | Jul 25 05:55:53 PM PDT 24 |
Finished | Jul 25 05:56:06 PM PDT 24 |
Peak memory | 242632 kb |
Host | smart-51ac5368-da0d-4344-bb0d-fdb25e0e14ee |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2259283176 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_errs.2259283176 |
Directory | /workspace/32.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_dai_lock.2761912515 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 9185937955 ps |
CPU time | 18.99 seconds |
Started | Jul 25 05:55:54 PM PDT 24 |
Finished | Jul 25 05:56:13 PM PDT 24 |
Peak memory | 243188 kb |
Host | smart-52e2a50a-0c1d-4592-800c-4fa98e54ad1f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2761912515 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_dai_lock.2761912515 |
Directory | /workspace/32.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_init_fail.2783230785 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 290337166 ps |
CPU time | 4.51 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:01 PM PDT 24 |
Peak memory | 242504 kb |
Host | smart-42f21077-cae6-42f8-8999-631aaa81891d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2783230785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_init_fail.2783230785 |
Directory | /workspace/32.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_macro_errs.4223152466 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 1123797627 ps |
CPU time | 36.73 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:34 PM PDT 24 |
Peak memory | 247200 kb |
Host | smart-491b4984-907c-4f00-ab68-e197b7abff45 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4223152466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_macro_errs.4223152466 |
Directory | /workspace/32.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_key_req.2924155771 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 425354230 ps |
CPU time | 6.91 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:03 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-6b057bbc-ddc3-43e3-84bc-7638d1e34722 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2924155771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_key_req.2924155771 |
Directory | /workspace/32.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_esc.2067931651 |
Short name | T1134 |
Test name | |
Test status | |
Simulation time | 6113045130 ps |
CPU time | 14.4 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:10 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-c6954c26-ce79-404b-a788-598eacf7f210 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2067931651 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_esc.2067931651 |
Directory | /workspace/32.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_parallel_lc_req.3351262673 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 1550106595 ps |
CPU time | 16.23 seconds |
Started | Jul 25 05:55:58 PM PDT 24 |
Finished | Jul 25 05:56:14 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-ff5265e3-aaba-41aa-9ca7-ec27569d1931 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3351262673 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_parallel_lc_req.3351262673 |
Directory | /workspace/32.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_regwen.2483545733 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 4371742939 ps |
CPU time | 15.75 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:13 PM PDT 24 |
Peak memory | 243128 kb |
Host | smart-dfabc3a2-44c7-4afb-a531-6b8a7695cb5a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2483545733 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_regwen.2483545733 |
Directory | /workspace/32.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_smoke.3514044579 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 2448543694 ps |
CPU time | 7.66 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:05 PM PDT 24 |
Peak memory | 242568 kb |
Host | smart-d0c2360f-cc93-4bae-bd88-f320f1203b60 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3514044579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_smoke.3514044579 |
Directory | /workspace/32.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all.640174278 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 12924121376 ps |
CPU time | 97.31 seconds |
Started | Jul 25 05:55:55 PM PDT 24 |
Finished | Jul 25 05:57:33 PM PDT 24 |
Peak memory | 246408 kb |
Host | smart-d7859545-aab1-4c44-8a89-9f84608fc22f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=640174278 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all. 640174278 |
Directory | /workspace/32.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_stress_all_with_rand_reset.1912705723 |
Short name | T1108 |
Test name | |
Test status | |
Simulation time | 68879017512 ps |
CPU time | 1680.77 seconds |
Started | Jul 25 05:55:58 PM PDT 24 |
Finished | Jul 25 06:24:00 PM PDT 24 |
Peak memory | 265488 kb |
Host | smart-f1d5386f-c51f-4971-a423-786996f9bb78 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1912705723 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_stress_all_with_rand_reset.1912705723 |
Directory | /workspace/32.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/32.otp_ctrl_test_access.1815730388 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 2031486420 ps |
CPU time | 10.87 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:08 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-a32ff8b8-de30-4a85-8fbf-c8839b5d7ff3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1815730388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.otp_ctrl_test_access.1815730388 |
Directory | /workspace/32.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_alert_test.949322346 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 80675339 ps |
CPU time | 1.75 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 05:56:12 PM PDT 24 |
Peak memory | 240732 kb |
Host | smart-2d15a388-863a-4c6e-8754-205e3a3f99c9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=949322346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_alert_test.949322346 |
Directory | /workspace/33.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_check_fail.2754994722 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 13689124842 ps |
CPU time | 27.16 seconds |
Started | Jul 25 05:56:07 PM PDT 24 |
Finished | Jul 25 05:56:34 PM PDT 24 |
Peak memory | 243444 kb |
Host | smart-aa03636c-d955-48d8-83a7-70846748653b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2754994722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_check_fail.2754994722 |
Directory | /workspace/33.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_errs.3755727025 |
Short name | T1194 |
Test name | |
Test status | |
Simulation time | 1225372340 ps |
CPU time | 26.93 seconds |
Started | Jul 25 05:55:55 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-4db5d8c7-ea08-4c44-840b-6e984ab794bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3755727025 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_errs.3755727025 |
Directory | /workspace/33.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_dai_lock.3136729920 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 6695086195 ps |
CPU time | 28.77 seconds |
Started | Jul 25 05:55:59 PM PDT 24 |
Finished | Jul 25 05:56:28 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-081dd176-f70c-4ad8-9012-abebd555357c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3136729920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_dai_lock.3136729920 |
Directory | /workspace/33.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_init_fail.622592451 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 613768614 ps |
CPU time | 5 seconds |
Started | Jul 25 05:55:56 PM PDT 24 |
Finished | Jul 25 05:56:01 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-9493ce90-3a47-4d0a-a0d3-144aef430d34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=622592451 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_init_fail.622592451 |
Directory | /workspace/33.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_macro_errs.2904291004 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 362870014 ps |
CPU time | 7.75 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:16 PM PDT 24 |
Peak memory | 242768 kb |
Host | smart-e7b43dcd-dc41-4851-b16d-53c0abfee7a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2904291004 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_macro_errs.2904291004 |
Directory | /workspace/33.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_key_req.431732297 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 1725635432 ps |
CPU time | 13.7 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:21 PM PDT 24 |
Peak memory | 242168 kb |
Host | smart-8f55edd9-a631-45b4-b668-5c38f3d513d5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=431732297 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_key_req.431732297 |
Directory | /workspace/33.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_esc.6385347 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 1815959412 ps |
CPU time | 4.15 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:01 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-c5b2fcaf-d6b5-458a-a83d-22cc3dd73ecd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=6385347 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_esc.6385347 |
Directory | /workspace/33.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_parallel_lc_req.1623089074 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 511965773 ps |
CPU time | 9.81 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:07 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-e194a3ef-77d2-4810-a22b-ee13b7d46ef9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1623089074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_parallel_lc_req.1623089074 |
Directory | /workspace/33.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_regwen.2348032647 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 322791169 ps |
CPU time | 6.38 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 05:56:17 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-1908282a-71fe-4447-a869-8be9634afecc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2348032647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_regwen.2348032647 |
Directory | /workspace/33.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_smoke.82605295 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 5177515162 ps |
CPU time | 10.79 seconds |
Started | Jul 25 05:55:57 PM PDT 24 |
Finished | Jul 25 05:56:08 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-ae105956-8b00-4ba1-b3b3-9b1f2db9d84d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=82605295 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_smoke.82605295 |
Directory | /workspace/33.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_stress_all.2626222106 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 1698416631 ps |
CPU time | 47.81 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 248896 kb |
Host | smart-0c08d76d-77dc-4b5b-be15-4dd579f62a39 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2626222106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_stress_all .2626222106 |
Directory | /workspace/33.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/33.otp_ctrl_test_access.4105823765 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 2655913409 ps |
CPU time | 25.57 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 05:56:36 PM PDT 24 |
Peak memory | 249004 kb |
Host | smart-e52f703c-5df4-4ba9-8545-944cf525bf4d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4105823765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.otp_ctrl_test_access.4105823765 |
Directory | /workspace/33.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_alert_test.1795744109 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 378038856 ps |
CPU time | 2.35 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:14 PM PDT 24 |
Peak memory | 240844 kb |
Host | smart-e79494f6-09f1-48ab-a010-cea4dc61e241 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1795744109 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_alert_test.1795744109 |
Directory | /workspace/34.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_check_fail.3207537300 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 1321822918 ps |
CPU time | 8.79 seconds |
Started | Jul 25 05:56:07 PM PDT 24 |
Finished | Jul 25 05:56:16 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-2f75bd93-9c24-4c9b-b886-9d8481a2232f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3207537300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_check_fail.3207537300 |
Directory | /workspace/34.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_errs.4085418781 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 850037703 ps |
CPU time | 11.54 seconds |
Started | Jul 25 05:56:06 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-baf11700-a39d-497d-8e26-b4ca5b2569ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4085418781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_errs.4085418781 |
Directory | /workspace/34.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_dai_lock.1780239414 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 677130734 ps |
CPU time | 5.24 seconds |
Started | Jul 25 05:56:07 PM PDT 24 |
Finished | Jul 25 05:56:12 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-774cfffc-e9e8-4252-ba4f-85fbb4716768 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1780239414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_dai_lock.1780239414 |
Directory | /workspace/34.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_init_fail.2739568713 |
Short name | T1199 |
Test name | |
Test status | |
Simulation time | 267446344 ps |
CPU time | 4.39 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 05:56:14 PM PDT 24 |
Peak memory | 242740 kb |
Host | smart-1d50eda3-f930-4809-9682-24fe752a17cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2739568713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_init_fail.2739568713 |
Directory | /workspace/34.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_macro_errs.4188631555 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 1189420134 ps |
CPU time | 13.54 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:26 PM PDT 24 |
Peak memory | 242912 kb |
Host | smart-c6478029-3901-4bec-982e-50c9fae082b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4188631555 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_macro_errs.4188631555 |
Directory | /workspace/34.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_key_req.671220229 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 2206853223 ps |
CPU time | 7.9 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:20 PM PDT 24 |
Peak memory | 242672 kb |
Host | smart-8468753c-86a4-4a7e-926c-000d8fa59384 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=671220229 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_key_req.671220229 |
Directory | /workspace/34.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_esc.4120507238 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 3427081738 ps |
CPU time | 26.93 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:38 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-b55759a9-d1a4-4a5c-a5f5-a40476fdd74c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4120507238 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_esc.4120507238 |
Directory | /workspace/34.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_parallel_lc_req.357438647 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 974346088 ps |
CPU time | 11.25 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:19 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-818868cb-3d39-4e32-aa83-95fc2448c5b9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=357438647 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_parallel_lc_req.357438647 |
Directory | /workspace/34.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_regwen.1567763396 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 1951492097 ps |
CPU time | 4.75 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 05:56:14 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-09d25544-319b-431f-9c3a-4da1fcd4c19f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1567763396 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_regwen.1567763396 |
Directory | /workspace/34.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_smoke.25572205 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 347182300 ps |
CPU time | 9.21 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 05:56:19 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-6d84c98f-9659-4559-8953-c3d170121cdd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=25572205 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+f sm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_smoke.25572205 |
Directory | /workspace/34.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all.121457301 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 3011314189 ps |
CPU time | 16.99 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 05:56:27 PM PDT 24 |
Peak memory | 242000 kb |
Host | smart-35ad6a6a-cc2b-4ebe-8660-f633fc30925e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=121457301 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all. 121457301 |
Directory | /workspace/34.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_stress_all_with_rand_reset.206980054 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 120510961155 ps |
CPU time | 2656.4 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 06:40:29 PM PDT 24 |
Peak memory | 648428 kb |
Host | smart-37c0391f-a9e6-42b7-a8cd-83bae45fe986 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=206980054 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_stress_all_with_rand_reset.206980054 |
Directory | /workspace/34.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/34.otp_ctrl_test_access.3242514505 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 941011102 ps |
CPU time | 18.86 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:27 PM PDT 24 |
Peak memory | 242800 kb |
Host | smart-73ab28b9-bf1e-4860-b7f1-095bf3417d7c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3242514505 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.otp_ctrl_test_access.3242514505 |
Directory | /workspace/34.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_alert_test.3975898466 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 77181291 ps |
CPU time | 1.95 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 05:56:11 PM PDT 24 |
Peak memory | 240672 kb |
Host | smart-72b52474-3361-4718-8a51-205ec9ee2b24 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3975898466 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_alert_test.3975898466 |
Directory | /workspace/35.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_check_fail.3760722480 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 17496941056 ps |
CPU time | 37.29 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:49 PM PDT 24 |
Peak memory | 247668 kb |
Host | smart-78db20c1-b5a2-4f78-a0f1-19a910debefd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3760722480 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_check_fail.3760722480 |
Directory | /workspace/35.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_errs.661553010 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 1438636418 ps |
CPU time | 21.73 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:33 PM PDT 24 |
Peak memory | 242228 kb |
Host | smart-70636821-c6dd-455d-8e88-b35d07033d37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=661553010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_errs.661553010 |
Directory | /workspace/35.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_dai_lock.1713997500 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 786987406 ps |
CPU time | 16.16 seconds |
Started | Jul 25 05:56:14 PM PDT 24 |
Finished | Jul 25 05:56:30 PM PDT 24 |
Peak memory | 242660 kb |
Host | smart-84037770-7b0f-489d-be50-830640014a91 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1713997500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_dai_lock.1713997500 |
Directory | /workspace/35.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_init_fail.1917539776 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 372154097 ps |
CPU time | 3.42 seconds |
Started | Jul 25 05:56:06 PM PDT 24 |
Finished | Jul 25 05:56:09 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-987a31f3-fc02-4a3c-8530-e6429c5d8b43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1917539776 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_init_fail.1917539776 |
Directory | /workspace/35.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_macro_errs.3014503427 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 4939606932 ps |
CPU time | 51.11 seconds |
Started | Jul 25 05:56:13 PM PDT 24 |
Finished | Jul 25 05:57:04 PM PDT 24 |
Peak memory | 259364 kb |
Host | smart-5f948f7e-e7db-4cea-8ff4-1a93168d9b15 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3014503427 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_macro_errs.3014503427 |
Directory | /workspace/35.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_key_req.1412761724 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 757445923 ps |
CPU time | 16.99 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 05:56:27 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-dbcad6d6-af1a-4929-a5a9-dbac7a2336fa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1412761724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_key_req.1412761724 |
Directory | /workspace/35.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_esc.2189267690 |
Short name | T1151 |
Test name | |
Test status | |
Simulation time | 260226391 ps |
CPU time | 6.36 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-e582fce5-6dd1-49cd-95cf-9681b3e7d156 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2189267690 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_esc.2189267690 |
Directory | /workspace/35.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_parallel_lc_req.405666203 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 1363730056 ps |
CPU time | 22.68 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:35 PM PDT 24 |
Peak memory | 248900 kb |
Host | smart-c9ce0785-ad5d-41e9-9857-eae36ebc7933 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=405666203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_parallel_lc_req.405666203 |
Directory | /workspace/35.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_regwen.1409468122 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 633736696 ps |
CPU time | 11.7 seconds |
Started | Jul 25 05:56:10 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-18bcfe2a-7baa-46d6-a19e-134f94408806 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1409468122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_regwen.1409468122 |
Directory | /workspace/35.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_smoke.1701679429 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 1194559006 ps |
CPU time | 6.22 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:14 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-41871624-88bf-4737-bc65-ee2edcb95cc8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1701679429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_smoke.1701679429 |
Directory | /workspace/35.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all.3418149759 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 14722754765 ps |
CPU time | 46.89 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:55 PM PDT 24 |
Peak memory | 244648 kb |
Host | smart-deeed2a1-f31e-462b-b906-598f26333cbc |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3418149759 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all .3418149759 |
Directory | /workspace/35.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_stress_all_with_rand_reset.2510455936 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 123996707286 ps |
CPU time | 2107.46 seconds |
Started | Jul 25 05:56:07 PM PDT 24 |
Finished | Jul 25 06:31:15 PM PDT 24 |
Peak memory | 281884 kb |
Host | smart-f5f20863-a9e6-4fe4-b91c-1dfce52004ba |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2510455936 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_stress_all_with_rand_reset.2510455936 |
Directory | /workspace/35.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/35.otp_ctrl_test_access.1325909193 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 3343747472 ps |
CPU time | 20.18 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:31 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-d4a5ef11-f2b2-4990-b1c6-145d4189e789 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1325909193 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.otp_ctrl_test_access.1325909193 |
Directory | /workspace/35.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_alert_test.2558687444 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 574058866 ps |
CPU time | 2.22 seconds |
Started | Jul 25 05:56:15 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 241244 kb |
Host | smart-668262f0-5f62-4dee-9f9b-141b29bc40aa |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2558687444 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_alert_test.2558687444 |
Directory | /workspace/36.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_check_fail.4256525390 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 237114161 ps |
CPU time | 4.79 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:17 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-dfe8d654-c7f5-4926-8fa6-3fce79fa557b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4256525390 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_check_fail.4256525390 |
Directory | /workspace/36.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_errs.1723327993 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 5237724621 ps |
CPU time | 40.85 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:52 PM PDT 24 |
Peak memory | 248236 kb |
Host | smart-968ea014-7abf-4baa-9dd9-d30cf5465721 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1723327993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_errs.1723327993 |
Directory | /workspace/36.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_dai_lock.2037813960 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 4341487793 ps |
CPU time | 20.62 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:28 PM PDT 24 |
Peak memory | 242836 kb |
Host | smart-dd9ebf10-31e2-4729-aef0-91434e22b960 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2037813960 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_dai_lock.2037813960 |
Directory | /workspace/36.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_init_fail.3307490058 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 164151557 ps |
CPU time | 3.48 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:11 PM PDT 24 |
Peak memory | 242792 kb |
Host | smart-555b32d6-29de-4164-917c-b61bb1b2c198 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3307490058 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_init_fail.3307490058 |
Directory | /workspace/36.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_key_req.4042399825 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 842287809 ps |
CPU time | 16.52 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 05:56:26 PM PDT 24 |
Peak memory | 248928 kb |
Host | smart-4ba608ea-c912-4a55-9655-0353b5b462b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4042399825 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_key_req.4042399825 |
Directory | /workspace/36.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_parallel_lc_req.3560435820 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 5746146284 ps |
CPU time | 16.71 seconds |
Started | Jul 25 05:56:07 PM PDT 24 |
Finished | Jul 25 05:56:24 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-982027d5-f388-461e-bb66-5500853a5a40 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3560435820 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_parallel_lc_req.3560435820 |
Directory | /workspace/36.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_regwen.364631781 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 453913359 ps |
CPU time | 6.66 seconds |
Started | Jul 25 05:56:11 PM PDT 24 |
Finished | Jul 25 05:56:18 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-a1140219-cc36-45a5-bd24-5bc6c6b565f3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=364631781 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_regwen.364631781 |
Directory | /workspace/36.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_smoke.820180022 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 958893861 ps |
CPU time | 5.82 seconds |
Started | Jul 25 05:56:08 PM PDT 24 |
Finished | Jul 25 05:56:14 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-c152832c-a7bc-4595-bbe1-5e7536c91ddc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=820180022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_smoke.820180022 |
Directory | /workspace/36.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all.2540159333 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 33376745512 ps |
CPU time | 256.17 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 06:00:25 PM PDT 24 |
Peak memory | 262028 kb |
Host | smart-b6d9196a-cd77-467a-ab36-17d95363cccd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2540159333 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all .2540159333 |
Directory | /workspace/36.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_stress_all_with_rand_reset.2931598892 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 106013049213 ps |
CPU time | 2862.05 seconds |
Started | Jul 25 05:56:09 PM PDT 24 |
Finished | Jul 25 06:43:52 PM PDT 24 |
Peak memory | 358244 kb |
Host | smart-4b466761-5cc3-48aa-92dd-e070e4a8ccf5 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2931598892 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_stress_all_with_rand_reset.2931598892 |
Directory | /workspace/36.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/36.otp_ctrl_test_access.895038500 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 2108526090 ps |
CPU time | 22.64 seconds |
Started | Jul 25 05:56:12 PM PDT 24 |
Finished | Jul 25 05:56:35 PM PDT 24 |
Peak memory | 248948 kb |
Host | smart-bcda4d0f-a0ab-406d-8480-65a5f84b83c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=895038500 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.otp_ctrl_test_access.895038500 |
Directory | /workspace/36.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_alert_test.1125857866 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 164874029 ps |
CPU time | 2.62 seconds |
Started | Jul 25 05:56:20 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 240768 kb |
Host | smart-37755afd-aa07-45ab-96af-7656f89baf98 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1125857866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_alert_test.1125857866 |
Directory | /workspace/37.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_check_fail.3097646269 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 808502248 ps |
CPU time | 15.78 seconds |
Started | Jul 25 05:56:15 PM PDT 24 |
Finished | Jul 25 05:56:31 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-d31cb32e-0ec5-4bc4-a67b-405c0de9e0ac |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3097646269 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_check_fail.3097646269 |
Directory | /workspace/37.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_errs.1556212452 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 2228552057 ps |
CPU time | 30.66 seconds |
Started | Jul 25 05:56:22 PM PDT 24 |
Finished | Jul 25 05:56:53 PM PDT 24 |
Peak memory | 243528 kb |
Host | smart-0344a0a0-7914-49c0-a824-4427f86dffaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1556212452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_errs.1556212452 |
Directory | /workspace/37.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_dai_lock.252159935 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 3041881979 ps |
CPU time | 5.7 seconds |
Started | Jul 25 05:56:17 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 242356 kb |
Host | smart-5151d15a-4797-421b-8dab-3d567dac9784 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=252159935 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_dai_lock.252159935 |
Directory | /workspace/37.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_init_fail.3667785438 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 402582950 ps |
CPU time | 4.12 seconds |
Started | Jul 25 05:56:20 PM PDT 24 |
Finished | Jul 25 05:56:24 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-d46a23fd-74c9-4f67-838b-eb10f78308f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3667785438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_init_fail.3667785438 |
Directory | /workspace/37.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_macro_errs.237967072 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 591830926 ps |
CPU time | 5.54 seconds |
Started | Jul 25 05:56:17 PM PDT 24 |
Finished | Jul 25 05:56:23 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-34c28491-4846-41fa-85c2-39b5ce6a80e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=237967072 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_macro_errs.237967072 |
Directory | /workspace/37.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_key_req.1350494263 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 1112923968 ps |
CPU time | 9.77 seconds |
Started | Jul 25 05:56:23 PM PDT 24 |
Finished | Jul 25 05:56:32 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-0f4c5d89-af98-435d-9a88-859b1aafcf4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1350494263 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_key_req.1350494263 |
Directory | /workspace/37.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_esc.4011417335 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 409846421 ps |
CPU time | 10.77 seconds |
Started | Jul 25 05:56:20 PM PDT 24 |
Finished | Jul 25 05:56:31 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-a4fd6b5f-4c31-4c59-9562-013ae4de5564 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4011417335 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_esc.4011417335 |
Directory | /workspace/37.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_parallel_lc_req.2673849073 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 561782988 ps |
CPU time | 10.39 seconds |
Started | Jul 25 05:56:23 PM PDT 24 |
Finished | Jul 25 05:56:34 PM PDT 24 |
Peak memory | 242396 kb |
Host | smart-4d3e2dab-9c51-4e66-9808-2dc15ac40e4a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2673849073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_parallel_lc_req.2673849073 |
Directory | /workspace/37.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_regwen.1113166943 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 173717109 ps |
CPU time | 5.57 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:31 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-9e7cfe0e-2036-4ee2-9b78-ffa7c8e71e2e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1113166943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_regwen.1113166943 |
Directory | /workspace/37.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_smoke.2320361657 |
Short name | T1126 |
Test name | |
Test status | |
Simulation time | 222505857 ps |
CPU time | 6.2 seconds |
Started | Jul 25 05:56:18 PM PDT 24 |
Finished | Jul 25 05:56:24 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-ae91a32e-8aea-475d-9544-3db4e30aa3e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2320361657 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_smoke.2320361657 |
Directory | /workspace/37.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_stress_all_with_rand_reset.217492477 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 69314710021 ps |
CPU time | 1306.51 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 06:18:11 PM PDT 24 |
Peak memory | 318020 kb |
Host | smart-35f739e2-1193-49e0-bc38-b21f18b9ca46 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=217492477 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_stress_all_with_rand_reset.217492477 |
Directory | /workspace/37.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/37.otp_ctrl_test_access.1082032559 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 19562635473 ps |
CPU time | 49.97 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:57:11 PM PDT 24 |
Peak memory | 242824 kb |
Host | smart-bb2e28e0-4436-42d9-9a4e-19530faf5681 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1082032559 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.otp_ctrl_test_access.1082032559 |
Directory | /workspace/37.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_alert_test.355208523 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 588735525 ps |
CPU time | 1.83 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:26 PM PDT 24 |
Peak memory | 241120 kb |
Host | smart-3dfb157e-3ea1-40b8-bb8d-e698f2409313 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=355208523 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_alert_test.355208523 |
Directory | /workspace/38.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_check_fail.3525967941 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 2755145327 ps |
CPU time | 4.35 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:56:25 PM PDT 24 |
Peak memory | 248232 kb |
Host | smart-3cd1cac6-15a6-4291-b1f8-d1bf5aaa42bd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3525967941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_check_fail.3525967941 |
Directory | /workspace/38.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_errs.500256637 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 731683792 ps |
CPU time | 21.43 seconds |
Started | Jul 25 05:56:20 PM PDT 24 |
Finished | Jul 25 05:56:42 PM PDT 24 |
Peak memory | 242264 kb |
Host | smart-b8aa923f-77d8-40e8-9c5d-ad99421078a4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=500256637 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_errs.500256637 |
Directory | /workspace/38.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_dai_lock.1567601282 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 4851755693 ps |
CPU time | 36.46 seconds |
Started | Jul 25 05:56:14 PM PDT 24 |
Finished | Jul 25 05:56:51 PM PDT 24 |
Peak memory | 244116 kb |
Host | smart-b8dcb931-0a07-4061-8edc-53c153ccc7d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1567601282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_dai_lock.1567601282 |
Directory | /workspace/38.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_init_fail.857564769 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 1482237676 ps |
CPU time | 4.41 seconds |
Started | Jul 25 05:56:22 PM PDT 24 |
Finished | Jul 25 05:56:27 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-17e0b1b6-0716-4f77-877a-5e1aff1b1c77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=857564769 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_init_fail.857564769 |
Directory | /workspace/38.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_macro_errs.2556685452 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 4402598476 ps |
CPU time | 42.47 seconds |
Started | Jul 25 05:56:16 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 263180 kb |
Host | smart-00e157a8-f21e-46ec-aebb-c494cf4f4457 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2556685452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_macro_errs.2556685452 |
Directory | /workspace/38.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_key_req.1096097576 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 3509506138 ps |
CPU time | 42.11 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-faa57048-6995-44be-ac59-a5c6038216e6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1096097576 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_key_req.1096097576 |
Directory | /workspace/38.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_parallel_lc_req.1916283245 |
Short name | T1121 |
Test name | |
Test status | |
Simulation time | 9257141248 ps |
CPU time | 19.77 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:56:41 PM PDT 24 |
Peak memory | 248940 kb |
Host | smart-1c002cf0-cf84-4a58-900c-a218912f3dd4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1916283245 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_parallel_lc_req.1916283245 |
Directory | /workspace/38.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_regwen.364389422 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 443969513 ps |
CPU time | 5.94 seconds |
Started | Jul 25 05:56:23 PM PDT 24 |
Finished | Jul 25 05:56:29 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-d1054349-f0ef-4d5d-a6ef-39c9e803dc70 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=364389422 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_regwen.364389422 |
Directory | /workspace/38.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_smoke.1269433714 |
Short name | T1146 |
Test name | |
Test status | |
Simulation time | 162589827 ps |
CPU time | 6.25 seconds |
Started | Jul 25 05:56:15 PM PDT 24 |
Finished | Jul 25 05:56:21 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-f4001893-6e77-4054-ae8b-94d708080e2d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1269433714 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_smoke.1269433714 |
Directory | /workspace/38.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all.4140119016 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 2873588994 ps |
CPU time | 32.97 seconds |
Started | Jul 25 05:56:17 PM PDT 24 |
Finished | Jul 25 05:56:50 PM PDT 24 |
Peak memory | 243752 kb |
Host | smart-2e7eb78e-0f8d-4c2d-a115-901cb4c4a805 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4140119016 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all .4140119016 |
Directory | /workspace/38.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_stress_all_with_rand_reset.3618228917 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 31929823167 ps |
CPU time | 962.67 seconds |
Started | Jul 25 05:56:22 PM PDT 24 |
Finished | Jul 25 06:12:24 PM PDT 24 |
Peak memory | 344568 kb |
Host | smart-f4548229-7dbe-4220-9a8d-e2246cf89ec8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3618228917 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_stress_all_with_rand_reset.3618228917 |
Directory | /workspace/38.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/38.otp_ctrl_test_access.530457014 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 13899168668 ps |
CPU time | 32.18 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:56:53 PM PDT 24 |
Peak memory | 242912 kb |
Host | smart-92f300ad-b5e8-4c4b-94db-34a4461aa249 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=530457014 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.otp_ctrl_test_access.530457014 |
Directory | /workspace/38.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_alert_test.3286806409 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 1096482954 ps |
CPU time | 2.27 seconds |
Started | Jul 25 05:56:20 PM PDT 24 |
Finished | Jul 25 05:56:22 PM PDT 24 |
Peak memory | 241020 kb |
Host | smart-0881e388-2537-4e04-b7af-bacd16077fd9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3286806409 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_alert_test.3286806409 |
Directory | /workspace/39.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_check_fail.850322164 |
Short name | T1196 |
Test name | |
Test status | |
Simulation time | 10947827042 ps |
CPU time | 36.1 seconds |
Started | Jul 25 05:56:22 PM PDT 24 |
Finished | Jul 25 05:56:58 PM PDT 24 |
Peak memory | 242800 kb |
Host | smart-dc757acc-b932-4685-9780-f6da99c81332 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=850322164 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_check_fail.850322164 |
Directory | /workspace/39.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_errs.2674540910 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 17399321750 ps |
CPU time | 42.67 seconds |
Started | Jul 25 05:56:20 PM PDT 24 |
Finished | Jul 25 05:57:03 PM PDT 24 |
Peak memory | 246268 kb |
Host | smart-11c5bc7b-2998-483d-8bf0-a7ca96538b19 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2674540910 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_errs.2674540910 |
Directory | /workspace/39.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_dai_lock.3736656158 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 2651450124 ps |
CPU time | 45.11 seconds |
Started | Jul 25 05:56:21 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-fd73e5ad-c9f7-45d1-9237-cf3016a50ef6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3736656158 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_dai_lock.3736656158 |
Directory | /workspace/39.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_init_fail.1660295587 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 494247161 ps |
CPU time | 5.17 seconds |
Started | Jul 25 05:56:16 PM PDT 24 |
Finished | Jul 25 05:56:21 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-6120d6b5-67ce-4da7-844a-727e582f393a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1660295587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_init_fail.1660295587 |
Directory | /workspace/39.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_macro_errs.584216452 |
Short name | T1177 |
Test name | |
Test status | |
Simulation time | 2155531081 ps |
CPU time | 19.44 seconds |
Started | Jul 25 05:56:25 PM PDT 24 |
Finished | Jul 25 05:56:44 PM PDT 24 |
Peak memory | 249016 kb |
Host | smart-85d8ecae-101a-44be-a6b1-c2db2d48bb43 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=584216452 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_macro_errs.584216452 |
Directory | /workspace/39.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_key_req.3918433281 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 823401925 ps |
CPU time | 10.36 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:35 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-27ade8fb-ee5f-4723-a571-02b75edf1d3e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3918433281 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_key_req.3918433281 |
Directory | /workspace/39.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_esc.164238064 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 841989299 ps |
CPU time | 12.02 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:36 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-eb2a058d-347e-4cb0-afd9-a23c2c0ff28f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=164238064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_esc.164238064 |
Directory | /workspace/39.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_parallel_lc_req.838014978 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 736710680 ps |
CPU time | 16.21 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:40 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-41c729d1-b78d-464a-85c7-9e65fd57dd00 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=838014978 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_parallel_lc_req.838014978 |
Directory | /workspace/39.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_smoke.1721540829 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 179968179 ps |
CPU time | 4.8 seconds |
Started | Jul 25 05:56:25 PM PDT 24 |
Finished | Jul 25 05:56:30 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-07c5a9c6-5fb2-4639-ad57-dc7c25f1256a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1721540829 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_smoke.1721540829 |
Directory | /workspace/39.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.otp_ctrl_test_access.1939968902 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 2203173566 ps |
CPU time | 18.73 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:43 PM PDT 24 |
Peak memory | 242896 kb |
Host | smart-721ca1d9-cd4f-44ce-bad6-c83cf654ef70 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1939968902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.otp_ctrl_test_access.1939968902 |
Directory | /workspace/39.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_alert_test.2071875119 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 59468606 ps |
CPU time | 1.75 seconds |
Started | Jul 25 05:54:22 PM PDT 24 |
Finished | Jul 25 05:54:24 PM PDT 24 |
Peak memory | 240708 kb |
Host | smart-c66e7215-d8a1-4200-b7cd-b23a766d4791 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2071875119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_alert_test.2071875119 |
Directory | /workspace/4.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_background_chks.2848159221 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 1246094420 ps |
CPU time | 18.55 seconds |
Started | Jul 25 05:54:22 PM PDT 24 |
Finished | Jul 25 05:54:41 PM PDT 24 |
Peak memory | 242344 kb |
Host | smart-defcda22-1d93-4106-8b2c-e786173f524e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2848159221 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_background_chks.2848159221 |
Directory | /workspace/4.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_check_fail.3149723355 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 1136215934 ps |
CPU time | 9.6 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:30 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-424018b9-c221-4c28-b297-e189d21db568 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3149723355 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_check_fail.3149723355 |
Directory | /workspace/4.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_errs.4020932700 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 3238484108 ps |
CPU time | 55.47 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:55:14 PM PDT 24 |
Peak memory | 252120 kb |
Host | smart-2e7d0835-950b-456c-82cb-1559b2de17ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4020932700 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_errs.4020932700 |
Directory | /workspace/4.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_dai_lock.1342371141 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 6992998439 ps |
CPU time | 25.73 seconds |
Started | Jul 25 05:54:26 PM PDT 24 |
Finished | Jul 25 05:54:52 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-46af6a6d-2b7f-4f60-b170-9c0f86d8a6e1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1342371141 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_dai_lock.1342371141 |
Directory | /workspace/4.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_init_fail.748548230 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 105749678 ps |
CPU time | 3.51 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:24 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-c0d9cb03-59e2-4cb4-b27d-40638eeced05 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=748548230 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_init_fail.748548230 |
Directory | /workspace/4.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_macro_errs.3253814904 |
Short name | T1142 |
Test name | |
Test status | |
Simulation time | 1291586946 ps |
CPU time | 15.45 seconds |
Started | Jul 25 05:54:17 PM PDT 24 |
Finished | Jul 25 05:54:33 PM PDT 24 |
Peak memory | 248976 kb |
Host | smart-eb851c16-86c7-4d28-adb5-323f2d2e837b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3253814904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_macro_errs.3253814904 |
Directory | /workspace/4.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_key_req.1491553442 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 1344464367 ps |
CPU time | 33.06 seconds |
Started | Jul 25 05:54:23 PM PDT 24 |
Finished | Jul 25 05:54:56 PM PDT 24 |
Peak memory | 248964 kb |
Host | smart-afbb34ad-6f2d-48a3-ad8c-9ae80ea4f4d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1491553442 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_key_req.1491553442 |
Directory | /workspace/4.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_esc.294498818 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 1684047525 ps |
CPU time | 12.52 seconds |
Started | Jul 25 05:54:21 PM PDT 24 |
Finished | Jul 25 05:54:34 PM PDT 24 |
Peak memory | 242240 kb |
Host | smart-1d42be32-9e5f-4bce-8b13-e621d7a69004 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=294498818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_esc.294498818 |
Directory | /workspace/4.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_parallel_lc_req.2707092738 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 797960549 ps |
CPU time | 26.75 seconds |
Started | Jul 25 05:54:17 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-dbfdd194-0f26-4335-a057-f75cd9747ce3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2707092738 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_parallel_lc_req.2707092738 |
Directory | /workspace/4.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_regwen.3499852293 |
Short name | T1135 |
Test name | |
Test status | |
Simulation time | 169225696 ps |
CPU time | 6.24 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:25 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-9afc1296-47db-4c41-9d6f-6e73f025615e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3499852293 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_regwen.3499852293 |
Directory | /workspace/4.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_sec_cm.4217420138 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 24789246602 ps |
CPU time | 202.86 seconds |
Started | Jul 25 05:55:23 PM PDT 24 |
Finished | Jul 25 05:58:46 PM PDT 24 |
Peak memory | 270780 kb |
Host | smart-64880040-a8ae-4e48-a266-0438504516fe |
User | root |
Command | /workspace/default/simv +run_sec_cm_fi +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace /mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4217420138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_sec_cm.4217420138 |
Directory | /workspace/4.otp_ctrl_sec_cm/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_smoke.392380237 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 5478789745 ps |
CPU time | 9.89 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:30 PM PDT 24 |
Peak memory | 242580 kb |
Host | smart-d3dfd029-7241-4492-aeb8-696324ba4a7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=392380237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_smoke.392380237 |
Directory | /workspace/4.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_stress_all.444146077 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 46965402074 ps |
CPU time | 86.34 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:55:45 PM PDT 24 |
Peak memory | 257188 kb |
Host | smart-6e235161-8b1b-4581-9d5d-0306cd59e13c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=444146077 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_stress_all.444146077 |
Directory | /workspace/4.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.otp_ctrl_test_access.1474669224 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 430208538 ps |
CPU time | 8.36 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:27 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-1fc1442e-5dd2-4d22-a6b9-50d3282ab154 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1474669224 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.otp_ctrl_test_access.1474669224 |
Directory | /workspace/4.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_alert_test.827917925 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 81247211 ps |
CPU time | 1.97 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:56:29 PM PDT 24 |
Peak memory | 240728 kb |
Host | smart-b163c0b9-d67c-471b-af71-140226b6275c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=827917925 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_alert_test.827917925 |
Directory | /workspace/40.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_check_fail.1475131254 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 3147322482 ps |
CPU time | 15.5 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:56:42 PM PDT 24 |
Peak memory | 249036 kb |
Host | smart-acc31607-c02c-4013-b305-b406033f09cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1475131254 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_check_fail.1475131254 |
Directory | /workspace/40.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_errs.416520906 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 17923602416 ps |
CPU time | 55.47 seconds |
Started | Jul 25 05:56:30 PM PDT 24 |
Finished | Jul 25 05:57:25 PM PDT 24 |
Peak memory | 250832 kb |
Host | smart-19e6ee5a-afeb-4029-8bc2-dde7296d78a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=416520906 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_errs.416520906 |
Directory | /workspace/40.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_dai_lock.853209692 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 678786347 ps |
CPU time | 11.43 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:35 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-4ac0711d-f7e3-43ee-a4ea-80def1696c09 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=853209692 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_dai_lock.853209692 |
Directory | /workspace/40.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_macro_errs.3542074764 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 9471757131 ps |
CPU time | 29.55 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-e516910a-9b55-4cbf-bed0-be3b313e90dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3542074764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_macro_errs.3542074764 |
Directory | /workspace/40.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_key_req.2873187900 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 3035698379 ps |
CPU time | 35.66 seconds |
Started | Jul 25 05:56:28 PM PDT 24 |
Finished | Jul 25 05:57:03 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-ce768284-b4ad-40bb-a22f-7b8212c2009f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2873187900 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_key_req.2873187900 |
Directory | /workspace/40.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_esc.1933540246 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 2073313608 ps |
CPU time | 13.76 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:38 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-33642d69-3ce1-496b-a616-dd5e0fae5884 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1933540246 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_esc.1933540246 |
Directory | /workspace/40.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_parallel_lc_req.3145368389 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 3197599210 ps |
CPU time | 27.44 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-c69fc9ad-4430-4d5d-834d-f1056eb3cacc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3145368389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_parallel_lc_req.3145368389 |
Directory | /workspace/40.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_regwen.404206749 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 1568392950 ps |
CPU time | 5.41 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:32 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-367ae79d-df57-40f3-844c-79f4bc414cec |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=404206749 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_regwen.404206749 |
Directory | /workspace/40.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_smoke.625415112 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 1785265917 ps |
CPU time | 10.75 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:35 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-0a5a6ac7-8c5a-42ad-8632-e945b67a5f12 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=625415112 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_smoke.625415112 |
Directory | /workspace/40.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_stress_all_with_rand_reset.525114284 |
Short name | T1156 |
Test name | |
Test status | |
Simulation time | 907036445416 ps |
CPU time | 1297.65 seconds |
Started | Jul 25 05:56:22 PM PDT 24 |
Finished | Jul 25 06:18:00 PM PDT 24 |
Peak memory | 258420 kb |
Host | smart-0e10a4f8-f699-43bb-a628-a545073b4863 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=525114284 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_stress_all_with_rand_reset.525114284 |
Directory | /workspace/40.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/40.otp_ctrl_test_access.3286481257 |
Short name | T1185 |
Test name | |
Test status | |
Simulation time | 921024806 ps |
CPU time | 33.76 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:57:00 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-9b8c36c9-ca17-4d2b-9302-6e57450e066d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3286481257 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.otp_ctrl_test_access.3286481257 |
Directory | /workspace/40.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_alert_test.1056647979 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 93263227 ps |
CPU time | 1.74 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:27 PM PDT 24 |
Peak memory | 240744 kb |
Host | smart-ef7906d6-4981-42ef-bff4-c5d47704e444 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1056647979 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_alert_test.1056647979 |
Directory | /workspace/41.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_errs.3556030666 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 23172148020 ps |
CPU time | 63.81 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 256668 kb |
Host | smart-e3905f00-fd4b-4efc-afb3-9d81bf77c1f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3556030666 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_errs.3556030666 |
Directory | /workspace/41.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_dai_lock.4037846795 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 1170231229 ps |
CPU time | 19.71 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:44 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-bff50373-480e-490e-88e5-893359da333c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4037846795 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_dai_lock.4037846795 |
Directory | /workspace/41.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_init_fail.1341707845 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 133713866 ps |
CPU time | 3.45 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:56:31 PM PDT 24 |
Peak memory | 242784 kb |
Host | smart-5f915bd9-9ce9-43ec-be0d-785dd615e245 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1341707845 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_init_fail.1341707845 |
Directory | /workspace/41.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_macro_errs.958514623 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 4349507408 ps |
CPU time | 18.21 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 05:56:46 PM PDT 24 |
Peak memory | 243532 kb |
Host | smart-29f9b551-e751-4dec-a947-3bb08fe374cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=958514623 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_macro_errs.958514623 |
Directory | /workspace/41.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_key_req.944821860 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 8112873650 ps |
CPU time | 27.72 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-68af2520-caa6-4a48-ac29-0b08887382ea |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=944821860 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_key_req.944821860 |
Directory | /workspace/41.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_esc.1664527660 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 247500820 ps |
CPU time | 4.26 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:29 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-bc3bb759-76ca-4745-9f4d-eb54d3e7e158 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1664527660 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_esc.1664527660 |
Directory | /workspace/41.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_parallel_lc_req.686101299 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 804864947 ps |
CPU time | 28.5 seconds |
Started | Jul 25 05:56:23 PM PDT 24 |
Finished | Jul 25 05:56:52 PM PDT 24 |
Peak memory | 242332 kb |
Host | smart-0a677a5a-4b1c-4cf8-8db5-014670409db1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=686101299 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_parallel_lc_req.686101299 |
Directory | /workspace/41.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_regwen.1220676940 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 336930367 ps |
CPU time | 4.49 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:29 PM PDT 24 |
Peak memory | 248956 kb |
Host | smart-e0719b0c-7c5a-46b0-884a-ee5218f9b2ff |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1220676940 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_regwen.1220676940 |
Directory | /workspace/41.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_smoke.2994186234 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 704741659 ps |
CPU time | 7.32 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:33 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-8cf75d09-9686-4722-812d-bf23244aa6ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2994186234 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_smoke.2994186234 |
Directory | /workspace/41.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_stress_all_with_rand_reset.355983824 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 123300041558 ps |
CPU time | 992.24 seconds |
Started | Jul 25 05:56:27 PM PDT 24 |
Finished | Jul 25 06:12:59 PM PDT 24 |
Peak memory | 311940 kb |
Host | smart-23f2070a-a86a-468f-b87b-c88c0613728a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=355983824 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_stress_all_with_rand_reset.355983824 |
Directory | /workspace/41.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/41.otp_ctrl_test_access.4145857520 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 528146981 ps |
CPU time | 16.76 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:43 PM PDT 24 |
Peak memory | 242468 kb |
Host | smart-ea78234a-9958-47c7-b703-64217a0941f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4145857520 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.otp_ctrl_test_access.4145857520 |
Directory | /workspace/41.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_alert_test.2802767778 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 700462210 ps |
CPU time | 1.81 seconds |
Started | Jul 25 05:56:34 PM PDT 24 |
Finished | Jul 25 05:56:36 PM PDT 24 |
Peak memory | 240964 kb |
Host | smart-55317526-5a9e-475d-ac65-576a33afe934 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2802767778 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_alert_test.2802767778 |
Directory | /workspace/42.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_check_fail.2381950953 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 1694443719 ps |
CPU time | 32.62 seconds |
Started | Jul 25 05:56:30 PM PDT 24 |
Finished | Jul 25 05:57:02 PM PDT 24 |
Peak memory | 257076 kb |
Host | smart-48034c65-1e40-47d8-b5e9-b8baeff0b35c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2381950953 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_check_fail.2381950953 |
Directory | /workspace/42.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_errs.1399924694 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 1291709153 ps |
CPU time | 25.23 seconds |
Started | Jul 25 05:56:25 PM PDT 24 |
Finished | Jul 25 05:56:50 PM PDT 24 |
Peak memory | 248920 kb |
Host | smart-d89d16cd-0386-4fdd-89d0-82daf21b3571 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1399924694 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_errs.1399924694 |
Directory | /workspace/42.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_dai_lock.1923909388 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 541197295 ps |
CPU time | 18.66 seconds |
Started | Jul 25 05:56:28 PM PDT 24 |
Finished | Jul 25 05:56:47 PM PDT 24 |
Peak memory | 242480 kb |
Host | smart-3d94546d-9b76-44a5-bfc8-59a0a6daf7a0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1923909388 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_dai_lock.1923909388 |
Directory | /workspace/42.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_macro_errs.4060800758 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 20760738012 ps |
CPU time | 54.93 seconds |
Started | Jul 25 05:56:29 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 249204 kb |
Host | smart-ac78b03f-8a2c-48f6-af8b-16dd7bdfff49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4060800758 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_macro_errs.4060800758 |
Directory | /workspace/42.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_key_req.1331724125 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 574133314 ps |
CPU time | 26.95 seconds |
Started | Jul 25 05:56:36 PM PDT 24 |
Finished | Jul 25 05:57:03 PM PDT 24 |
Peak memory | 242736 kb |
Host | smart-ae13a727-20ee-43de-a0af-44a86e12d359 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1331724125 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_key_req.1331724125 |
Directory | /workspace/42.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_esc.4232164539 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 757988091 ps |
CPU time | 10.45 seconds |
Started | Jul 25 05:56:25 PM PDT 24 |
Finished | Jul 25 05:56:36 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-b9a4bb02-4769-42df-9be1-2cdc54c80c8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4232164539 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_esc.4232164539 |
Directory | /workspace/42.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_parallel_lc_req.2411478579 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 1982162981 ps |
CPU time | 23.68 seconds |
Started | Jul 25 05:56:26 PM PDT 24 |
Finished | Jul 25 05:56:50 PM PDT 24 |
Peak memory | 242256 kb |
Host | smart-aa74ae42-a6e7-49c3-a37f-525dffd1f34d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2411478579 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_parallel_lc_req.2411478579 |
Directory | /workspace/42.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_regwen.807568854 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 731753183 ps |
CPU time | 5.5 seconds |
Started | Jul 25 05:56:34 PM PDT 24 |
Finished | Jul 25 05:56:39 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-0aaf9c5d-297d-4f60-a932-b5d9d77d8deb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=807568854 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_regwen.807568854 |
Directory | /workspace/42.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_smoke.2892332899 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 1877017079 ps |
CPU time | 11.23 seconds |
Started | Jul 25 05:56:24 PM PDT 24 |
Finished | Jul 25 05:56:36 PM PDT 24 |
Peak memory | 242280 kb |
Host | smart-421b3cac-53ab-4973-a6fb-49b56e00d55b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2892332899 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_smoke.2892332899 |
Directory | /workspace/42.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_stress_all.3063486519 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 8617910821 ps |
CPU time | 164.33 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:59:20 PM PDT 24 |
Peak memory | 246740 kb |
Host | smart-898c5962-fbb3-4e8a-a9a6-361bc51eb1e4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3063486519 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_stress_all .3063486519 |
Directory | /workspace/42.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/42.otp_ctrl_test_access.1250711696 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 2607647466 ps |
CPU time | 16.55 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:52 PM PDT 24 |
Peak memory | 249032 kb |
Host | smart-b75925c2-e2c6-4ce0-8642-9296fb23f1da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1250711696 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.otp_ctrl_test_access.1250711696 |
Directory | /workspace/42.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_alert_test.3155342668 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 151210882 ps |
CPU time | 1.85 seconds |
Started | Jul 25 05:56:34 PM PDT 24 |
Finished | Jul 25 05:56:36 PM PDT 24 |
Peak memory | 240728 kb |
Host | smart-988641d7-f54f-43e4-89dd-be0e5cb7bc78 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3155342668 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_alert_test.3155342668 |
Directory | /workspace/43.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_check_fail.1251227285 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 365477872 ps |
CPU time | 10.62 seconds |
Started | Jul 25 05:56:33 PM PDT 24 |
Finished | Jul 25 05:56:44 PM PDT 24 |
Peak memory | 242432 kb |
Host | smart-2af4812b-a635-425b-b121-48b0adebe834 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1251227285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_check_fail.1251227285 |
Directory | /workspace/43.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_errs.2186898902 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 644204230 ps |
CPU time | 14.68 seconds |
Started | Jul 25 05:56:33 PM PDT 24 |
Finished | Jul 25 05:56:48 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-e8a9af58-f60d-405e-9831-8a89eac510d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2186898902 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_errs.2186898902 |
Directory | /workspace/43.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_dai_lock.575192067 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 351540102 ps |
CPU time | 5.51 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:41 PM PDT 24 |
Peak memory | 242824 kb |
Host | smart-1765c0c1-df6d-45e8-8bef-8462b95440ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=575192067 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_dai_lock.575192067 |
Directory | /workspace/43.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_init_fail.156166793 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 286509737 ps |
CPU time | 3.74 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:39 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-9f5d0f77-02f8-41e9-b5f8-a890ad08a917 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=156166793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_init_fail.156166793 |
Directory | /workspace/43.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_macro_errs.1644478161 |
Short name | T1149 |
Test name | |
Test status | |
Simulation time | 9088465703 ps |
CPU time | 13.28 seconds |
Started | Jul 25 05:56:37 PM PDT 24 |
Finished | Jul 25 05:56:50 PM PDT 24 |
Peak memory | 243104 kb |
Host | smart-e03cbcf1-cf35-4b4e-aeb5-c549a3c390ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1644478161 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_macro_errs.1644478161 |
Directory | /workspace/43.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_key_req.3860420419 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 1675412895 ps |
CPU time | 36.03 seconds |
Started | Jul 25 05:56:32 PM PDT 24 |
Finished | Jul 25 05:57:08 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-ca235b8a-66dc-4a8d-aa22-512cfede483e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3860420419 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_key_req.3860420419 |
Directory | /workspace/43.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_esc.1132969751 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 2851283441 ps |
CPU time | 7.56 seconds |
Started | Jul 25 05:56:37 PM PDT 24 |
Finished | Jul 25 05:56:45 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-67568879-8e1d-4a56-bbec-67121e4dbe2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1132969751 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_esc.1132969751 |
Directory | /workspace/43.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_parallel_lc_req.3287430477 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 186948438 ps |
CPU time | 4.62 seconds |
Started | Jul 25 05:56:36 PM PDT 24 |
Finished | Jul 25 05:56:40 PM PDT 24 |
Peak memory | 242056 kb |
Host | smart-bdd9f9f3-90a4-49e7-ae3b-98dd2d24a674 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3287430477 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_parallel_lc_req.3287430477 |
Directory | /workspace/43.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_regwen.3957366248 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 399934816 ps |
CPU time | 6.17 seconds |
Started | Jul 25 05:56:38 PM PDT 24 |
Finished | Jul 25 05:56:44 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-65acba45-7100-474f-baf8-db09f625caaa |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3957366248 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_regwen.3957366248 |
Directory | /workspace/43.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_smoke.1727142848 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 408352204 ps |
CPU time | 6.48 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:42 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-a99a795e-9c72-4fcf-9874-94ac6694ad54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1727142848 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_smoke.1727142848 |
Directory | /workspace/43.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all.1326709251 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 31427912514 ps |
CPU time | 200.59 seconds |
Started | Jul 25 05:56:37 PM PDT 24 |
Finished | Jul 25 05:59:58 PM PDT 24 |
Peak memory | 259916 kb |
Host | smart-52f18273-72f8-488a-ba16-e5432a403aea |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1326709251 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all .1326709251 |
Directory | /workspace/43.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_stress_all_with_rand_reset.2980405767 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 40117331729 ps |
CPU time | 509.11 seconds |
Started | Jul 25 05:56:38 PM PDT 24 |
Finished | Jul 25 06:05:07 PM PDT 24 |
Peak memory | 261752 kb |
Host | smart-a112777c-4269-49d1-ac42-6ae1abb9022c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2980405767 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_stress_all_with_rand_reset.2980405767 |
Directory | /workspace/43.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/43.otp_ctrl_test_access.2772188786 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 1628544751 ps |
CPU time | 10.85 seconds |
Started | Jul 25 05:56:36 PM PDT 24 |
Finished | Jul 25 05:56:47 PM PDT 24 |
Peak memory | 248964 kb |
Host | smart-d64a6cf8-16fd-4cde-96ad-3d85d31b918b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2772188786 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.otp_ctrl_test_access.2772188786 |
Directory | /workspace/43.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_alert_test.3129294621 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 320580714 ps |
CPU time | 3.6 seconds |
Started | Jul 25 05:56:37 PM PDT 24 |
Finished | Jul 25 05:56:40 PM PDT 24 |
Peak memory | 240916 kb |
Host | smart-a80afe49-eba8-4a89-bd2b-77615a30a14c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3129294621 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_alert_test.3129294621 |
Directory | /workspace/44.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_check_fail.1516626764 |
Short name | T1158 |
Test name | |
Test status | |
Simulation time | 862033019 ps |
CPU time | 18.28 seconds |
Started | Jul 25 05:56:33 PM PDT 24 |
Finished | Jul 25 05:56:51 PM PDT 24 |
Peak memory | 242996 kb |
Host | smart-37d98e23-ce70-46f6-86fd-1e8a32b7cebc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1516626764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_check_fail.1516626764 |
Directory | /workspace/44.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_errs.499579377 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 460582747 ps |
CPU time | 12.44 seconds |
Started | Jul 25 05:56:38 PM PDT 24 |
Finished | Jul 25 05:56:50 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-bfef9369-6f78-49aa-a9b4-caeac0a3935c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=499579377 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_errs.499579377 |
Directory | /workspace/44.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_dai_lock.1498907462 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 8704304645 ps |
CPU time | 27.02 seconds |
Started | Jul 25 05:56:31 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 243596 kb |
Host | smart-d66c10e9-41e1-4da2-b9d7-c8c745acb7ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1498907462 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_dai_lock.1498907462 |
Directory | /workspace/44.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_init_fail.2827009941 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 2519522035 ps |
CPU time | 7.85 seconds |
Started | Jul 25 05:56:39 PM PDT 24 |
Finished | Jul 25 05:56:46 PM PDT 24 |
Peak memory | 242848 kb |
Host | smart-0887f2f2-ea97-4cd3-9c97-87a00a570271 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2827009941 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_init_fail.2827009941 |
Directory | /workspace/44.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_macro_errs.3679258616 |
Short name | T1164 |
Test name | |
Test status | |
Simulation time | 459483944 ps |
CPU time | 9.46 seconds |
Started | Jul 25 05:56:33 PM PDT 24 |
Finished | Jul 25 05:56:43 PM PDT 24 |
Peak memory | 242676 kb |
Host | smart-f4e238d8-128e-459c-b7ad-4796f9df9845 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3679258616 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_macro_errs.3679258616 |
Directory | /workspace/44.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_key_req.2664835122 |
Short name | T1099 |
Test name | |
Test status | |
Simulation time | 1154651222 ps |
CPU time | 11.43 seconds |
Started | Jul 25 05:56:36 PM PDT 24 |
Finished | Jul 25 05:56:48 PM PDT 24 |
Peak memory | 248948 kb |
Host | smart-82e3bff0-4280-4708-a06e-cfd071316046 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2664835122 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_key_req.2664835122 |
Directory | /workspace/44.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_esc.2993693605 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 6088679831 ps |
CPU time | 11.91 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:48 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-e09d06a3-b996-44e6-bbb8-2dd2b87a9148 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2993693605 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_esc.2993693605 |
Directory | /workspace/44.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_parallel_lc_req.1345477445 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 797518385 ps |
CPU time | 19.53 seconds |
Started | Jul 25 05:56:37 PM PDT 24 |
Finished | Jul 25 05:56:57 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-b0cad142-4dc6-454a-a2b4-110c9a8efe1a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1345477445 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_parallel_lc_req.1345477445 |
Directory | /workspace/44.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_regwen.2819781840 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 1036316507 ps |
CPU time | 9.26 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:44 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-ba508474-2161-47a6-85d0-32e4e670b4f6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2819781840 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_regwen.2819781840 |
Directory | /workspace/44.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_smoke.1355458216 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 137213500 ps |
CPU time | 3.42 seconds |
Started | Jul 25 05:56:35 PM PDT 24 |
Finished | Jul 25 05:56:38 PM PDT 24 |
Peak memory | 242616 kb |
Host | smart-3e99ab3a-53ae-4cc6-9e56-b712193bea83 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1355458216 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_smoke.1355458216 |
Directory | /workspace/44.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all.1862494609 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 33567838233 ps |
CPU time | 233.44 seconds |
Started | Jul 25 05:56:32 PM PDT 24 |
Finished | Jul 25 06:00:26 PM PDT 24 |
Peak memory | 298144 kb |
Host | smart-6ffddd28-a1d8-4ada-b95f-5aab003ee666 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1862494609 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all .1862494609 |
Directory | /workspace/44.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_stress_all_with_rand_reset.3177304148 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 65088536753 ps |
CPU time | 771.68 seconds |
Started | Jul 25 05:56:34 PM PDT 24 |
Finished | Jul 25 06:09:26 PM PDT 24 |
Peak memory | 265496 kb |
Host | smart-b998774a-1085-4da4-a519-419092f39395 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3177304148 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_stress_all_with_rand_reset.3177304148 |
Directory | /workspace/44.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/44.otp_ctrl_test_access.2316912557 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 115686689 ps |
CPU time | 5.16 seconds |
Started | Jul 25 05:56:32 PM PDT 24 |
Finished | Jul 25 05:56:38 PM PDT 24 |
Peak memory | 242364 kb |
Host | smart-e3612375-63ea-44bf-bf05-71981e6ef125 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2316912557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.otp_ctrl_test_access.2316912557 |
Directory | /workspace/44.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_alert_test.3412262805 |
Short name | T1124 |
Test name | |
Test status | |
Simulation time | 53245780 ps |
CPU time | 1.61 seconds |
Started | Jul 25 05:56:41 PM PDT 24 |
Finished | Jul 25 05:56:43 PM PDT 24 |
Peak memory | 240928 kb |
Host | smart-d56d2a78-97ed-4585-93a6-cfca1ab182b9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3412262805 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_alert_test.3412262805 |
Directory | /workspace/45.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_check_fail.2372638225 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 956343915 ps |
CPU time | 13.31 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:57 PM PDT 24 |
Peak memory | 244004 kb |
Host | smart-efe180e1-ee52-46e7-a948-c55a174c6a6f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2372638225 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_check_fail.2372638225 |
Directory | /workspace/45.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_errs.3656424276 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 2339390287 ps |
CPU time | 26.39 seconds |
Started | Jul 25 05:56:47 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 242472 kb |
Host | smart-565d1f48-04d7-41fc-a6c9-7a79278c6a20 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3656424276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_errs.3656424276 |
Directory | /workspace/45.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_dai_lock.2311256577 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 1004125450 ps |
CPU time | 17.56 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 05:57:00 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-4057c0cc-3392-4817-a9cd-8c6fb2f1119b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2311256577 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_dai_lock.2311256577 |
Directory | /workspace/45.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_init_fail.161475741 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 124887324 ps |
CPU time | 4.92 seconds |
Started | Jul 25 05:56:34 PM PDT 24 |
Finished | Jul 25 05:56:39 PM PDT 24 |
Peak memory | 242596 kb |
Host | smart-6b93549f-dbb1-4f58-bea8-62d0cff73780 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=161475741 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_init_fail.161475741 |
Directory | /workspace/45.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_macro_errs.1253309381 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 26755589138 ps |
CPU time | 75.05 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 259212 kb |
Host | smart-df259afb-5f73-4b36-a423-63a5bb6e0620 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1253309381 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_macro_errs.1253309381 |
Directory | /workspace/45.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_key_req.1271534691 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 8724356605 ps |
CPU time | 21.15 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 05:57:03 PM PDT 24 |
Peak memory | 242856 kb |
Host | smart-bbe50314-cb67-4997-916d-373252a32f7e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1271534691 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_key_req.1271534691 |
Directory | /workspace/45.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_esc.3435743640 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 1523582371 ps |
CPU time | 5.74 seconds |
Started | Jul 25 05:56:34 PM PDT 24 |
Finished | Jul 25 05:56:40 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-50613a9c-fd63-4c38-a431-e90709cc8485 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3435743640 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_esc.3435743640 |
Directory | /workspace/45.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_parallel_lc_req.3291421312 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 349817830 ps |
CPU time | 5.86 seconds |
Started | Jul 25 05:56:38 PM PDT 24 |
Finished | Jul 25 05:56:44 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-87b39a4f-b355-45e5-b288-9e31cfb78ba2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3291421312 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_parallel_lc_req.3291421312 |
Directory | /workspace/45.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_regwen.3080436285 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 338321246 ps |
CPU time | 10.91 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:55 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-c2a75e06-03cc-47bb-bca9-74a04c28214d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3080436285 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_regwen.3080436285 |
Directory | /workspace/45.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_smoke.1972460237 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 361718613 ps |
CPU time | 8.8 seconds |
Started | Jul 25 05:56:36 PM PDT 24 |
Finished | Jul 25 05:56:45 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-d865ed7a-0c20-4154-8ed7-80f9b9185383 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1972460237 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_smoke.1972460237 |
Directory | /workspace/45.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all.2687143403 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 18000162246 ps |
CPU time | 168.74 seconds |
Started | Jul 25 05:56:44 PM PDT 24 |
Finished | Jul 25 05:59:33 PM PDT 24 |
Peak memory | 257152 kb |
Host | smart-e0d6a94e-87ea-4ad0-940a-daa5f8c18d22 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2687143403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all .2687143403 |
Directory | /workspace/45.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_stress_all_with_rand_reset.2231031442 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 596711941883 ps |
CPU time | 1093.46 seconds |
Started | Jul 25 05:56:44 PM PDT 24 |
Finished | Jul 25 06:14:58 PM PDT 24 |
Peak memory | 371884 kb |
Host | smart-8137ffea-8c0a-4a16-b230-a8ab751237f8 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2231031442 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_stress_all_with_rand_reset.2231031442 |
Directory | /workspace/45.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/45.otp_ctrl_test_access.2698113771 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 546911370 ps |
CPU time | 21.48 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:57:04 PM PDT 24 |
Peak memory | 242804 kb |
Host | smart-f2e0493b-45a2-4453-8e2a-6345d7cbddf6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2698113771 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.otp_ctrl_test_access.2698113771 |
Directory | /workspace/45.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_alert_test.1928646204 |
Short name | T1159 |
Test name | |
Test status | |
Simulation time | 129967189 ps |
CPU time | 1.99 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:46 PM PDT 24 |
Peak memory | 240748 kb |
Host | smart-a17f612c-b044-4ee4-9596-f3328c45b670 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1928646204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_alert_test.1928646204 |
Directory | /workspace/46.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_check_fail.4000148380 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 306940377 ps |
CPU time | 4.6 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:49 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-566484da-47d7-442e-8581-37fffc3a4077 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4000148380 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_check_fail.4000148380 |
Directory | /workspace/46.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_errs.2624121724 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 3093452901 ps |
CPU time | 12.5 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:56 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-f8a23cee-d7f6-4200-b126-61f6fafaf080 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2624121724 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_errs.2624121724 |
Directory | /workspace/46.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_dai_lock.3625148646 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 1524973331 ps |
CPU time | 16.07 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 248924 kb |
Host | smart-7293aae9-0f99-441f-846a-08c941804179 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3625148646 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_dai_lock.3625148646 |
Directory | /workspace/46.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_init_fail.1051278708 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 312003613 ps |
CPU time | 4.52 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:47 PM PDT 24 |
Peak memory | 242784 kb |
Host | smart-8ab9a6ae-e8fe-4815-abe0-63aa1a98bf98 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1051278708 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_init_fail.1051278708 |
Directory | /workspace/46.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_macro_errs.860441919 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 4809744335 ps |
CPU time | 37.32 seconds |
Started | Jul 25 05:56:44 PM PDT 24 |
Finished | Jul 25 05:57:21 PM PDT 24 |
Peak memory | 249420 kb |
Host | smart-553271fc-ac25-44f1-b365-730c220b1dab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=860441919 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_macro_errs.860441919 |
Directory | /workspace/46.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_key_req.369902972 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 5611259912 ps |
CPU time | 107.53 seconds |
Started | Jul 25 05:56:44 PM PDT 24 |
Finished | Jul 25 05:58:32 PM PDT 24 |
Peak memory | 242564 kb |
Host | smart-e4990cfc-52dc-44dc-8b25-9357c01b78eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=369902972 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_key_req.369902972 |
Directory | /workspace/46.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_esc.2305951248 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 10913189307 ps |
CPU time | 30.68 seconds |
Started | Jul 25 05:56:45 PM PDT 24 |
Finished | Jul 25 05:57:16 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-1711bbca-aac3-4c61-b182-69885c7e3a37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2305951248 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_esc.2305951248 |
Directory | /workspace/46.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_parallel_lc_req.778131497 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 2807680716 ps |
CPU time | 7.01 seconds |
Started | Jul 25 05:56:47 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 242796 kb |
Host | smart-f8e1cbc8-2702-489e-a990-9edd216f9e19 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=778131497 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_parallel_lc_req.778131497 |
Directory | /workspace/46.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_regwen.2583889328 |
Short name | T1168 |
Test name | |
Test status | |
Simulation time | 114290293 ps |
CPU time | 4.51 seconds |
Started | Jul 25 05:56:47 PM PDT 24 |
Finished | Jul 25 05:56:52 PM PDT 24 |
Peak memory | 248824 kb |
Host | smart-72c28319-7e06-454e-b7e8-9668ab3a2f04 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2583889328 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_regwen.2583889328 |
Directory | /workspace/46.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_smoke.3279574448 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 253184531 ps |
CPU time | 6.11 seconds |
Started | Jul 25 05:56:46 PM PDT 24 |
Finished | Jul 25 05:56:52 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-3255c92a-b5dc-42c6-98b5-0bb071f89a4a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3279574448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_smoke.3279574448 |
Directory | /workspace/46.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_stress_all_with_rand_reset.2301414927 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 1181018672292 ps |
CPU time | 3501.02 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 06:55:04 PM PDT 24 |
Peak memory | 691472 kb |
Host | smart-e72d2ffd-cdfe-4da2-8868-b53b6974068c |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2301414927 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_stress_all_with_rand_reset.2301414927 |
Directory | /workspace/46.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/46.otp_ctrl_test_access.999491732 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 1118106324 ps |
CPU time | 18.07 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 05:57:01 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-cb76ef2b-7458-4c17-8a68-ecf8eb7c60d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=999491732 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.otp_ctrl_test_access.999491732 |
Directory | /workspace/46.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_alert_test.1242977785 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 116928055 ps |
CPU time | 1.43 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:02 PM PDT 24 |
Peak memory | 241088 kb |
Host | smart-965a5dab-05a5-4d1e-a57c-04648cb21f4b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1242977785 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_alert_test.1242977785 |
Directory | /workspace/47.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_errs.1934636628 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 960012967 ps |
CPU time | 16.31 seconds |
Started | Jul 25 05:56:44 PM PDT 24 |
Finished | Jul 25 05:57:00 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-a5f3fe02-7e59-43cc-9ffe-3a5b1b6290d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1934636628 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_errs.1934636628 |
Directory | /workspace/47.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_dai_lock.1088849073 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 4830670798 ps |
CPU time | 44.93 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:57:29 PM PDT 24 |
Peak memory | 249036 kb |
Host | smart-2f7799ee-7039-4eda-a37f-07f4ff49688f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1088849073 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_dai_lock.1088849073 |
Directory | /workspace/47.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_init_fail.3619159184 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 171616557 ps |
CPU time | 3.13 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:46 PM PDT 24 |
Peak memory | 242576 kb |
Host | smart-b1ffd7a0-f921-4514-9632-75f2b1269d36 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3619159184 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_init_fail.3619159184 |
Directory | /workspace/47.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_macro_errs.2760412801 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 573589750 ps |
CPU time | 10.59 seconds |
Started | Jul 25 05:56:46 PM PDT 24 |
Finished | Jul 25 05:56:57 PM PDT 24 |
Peak memory | 248908 kb |
Host | smart-2509acc9-710a-4f61-9080-694b1c58c3a5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2760412801 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_macro_errs.2760412801 |
Directory | /workspace/47.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_key_req.3152455410 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 9408019562 ps |
CPU time | 23.25 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 243784 kb |
Host | smart-f001b77c-78df-4a1a-bb8c-ff4dacdd2755 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3152455410 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_key_req.3152455410 |
Directory | /workspace/47.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_esc.968253867 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 2957794929 ps |
CPU time | 12.12 seconds |
Started | Jul 25 05:56:47 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 242176 kb |
Host | smart-9ad37432-6410-438c-b764-105210ebcc50 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=968253867 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_esc.968253867 |
Directory | /workspace/47.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_parallel_lc_req.805297796 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 708679567 ps |
CPU time | 19.06 seconds |
Started | Jul 25 05:56:45 PM PDT 24 |
Finished | Jul 25 05:57:04 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-9e5b5067-98f2-48dd-a46f-eb7a7936984e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=805297796 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_parallel_lc_req.805297796 |
Directory | /workspace/47.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_regwen.2238113864 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 534896341 ps |
CPU time | 4.55 seconds |
Started | Jul 25 05:56:43 PM PDT 24 |
Finished | Jul 25 05:56:48 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-d7a5a461-11fa-4ce2-91b9-c1583ae4f4eb |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2238113864 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_regwen.2238113864 |
Directory | /workspace/47.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_smoke.2371799681 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 1202893279 ps |
CPU time | 10.02 seconds |
Started | Jul 25 05:56:45 PM PDT 24 |
Finished | Jul 25 05:56:55 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-d59df195-8cab-496c-af38-b490ec0dcb48 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2371799681 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_smoke.2371799681 |
Directory | /workspace/47.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all.2769916561 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 6245905948 ps |
CPU time | 39.32 seconds |
Started | Jul 25 05:56:44 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 243744 kb |
Host | smart-85679e36-8cae-43ed-a4a1-fec7e23bf493 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2769916561 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all .2769916561 |
Directory | /workspace/47.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_stress_all_with_rand_reset.3445873207 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 40219884588 ps |
CPU time | 393.68 seconds |
Started | Jul 25 05:56:47 PM PDT 24 |
Finished | Jul 25 06:03:21 PM PDT 24 |
Peak memory | 304548 kb |
Host | smart-af60b473-1b64-4095-85ef-1bb33e484321 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3445873207 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_stress_all_with_rand_reset.3445873207 |
Directory | /workspace/47.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/47.otp_ctrl_test_access.3344432928 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 1832940282 ps |
CPU time | 31.05 seconds |
Started | Jul 25 05:56:42 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-8264036c-7193-4d9c-8cee-ce7d566beb47 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3344432928 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.otp_ctrl_test_access.3344432928 |
Directory | /workspace/47.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_alert_test.2508886341 |
Short name | T1181 |
Test name | |
Test status | |
Simulation time | 359904764 ps |
CPU time | 2.05 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:56:56 PM PDT 24 |
Peak memory | 241256 kb |
Host | smart-8680216c-9d70-4095-8c3e-0954a25d1aa1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2508886341 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_alert_test.2508886341 |
Directory | /workspace/48.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_check_fail.1481026998 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 1818899359 ps |
CPU time | 20.57 seconds |
Started | Jul 25 05:56:50 PM PDT 24 |
Finished | Jul 25 05:57:11 PM PDT 24 |
Peak memory | 242424 kb |
Host | smart-f15aea5b-5e09-4cea-9558-4ef334541dae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1481026998 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_check_fail.1481026998 |
Directory | /workspace/48.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_errs.4272314041 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 4176238080 ps |
CPU time | 18.4 seconds |
Started | Jul 25 05:56:51 PM PDT 24 |
Finished | Jul 25 05:57:09 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-028775ba-a9f1-41a7-bfdd-eed2be9a47a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4272314041 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_errs.4272314041 |
Directory | /workspace/48.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_dai_lock.3010166368 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 1291904846 ps |
CPU time | 31.29 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:57:23 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-d393e27e-d82c-4a03-9342-c7b56522c6f4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3010166368 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_dai_lock.3010166368 |
Directory | /workspace/48.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_init_fail.166842098 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 1859382841 ps |
CPU time | 5.81 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 242724 kb |
Host | smart-1febe40a-d21c-4035-ab3a-1a4d5f45ccc3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=166842098 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_init_fail.166842098 |
Directory | /workspace/48.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_macro_errs.567454282 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 779402782 ps |
CPU time | 15.87 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:57:08 PM PDT 24 |
Peak memory | 245136 kb |
Host | smart-e3a87443-ce3d-4cfd-8f53-2fd176a7b03a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=567454282 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_macro_errs.567454282 |
Directory | /workspace/48.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_key_req.2462358320 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 1726191682 ps |
CPU time | 16.65 seconds |
Started | Jul 25 05:56:50 PM PDT 24 |
Finished | Jul 25 05:57:07 PM PDT 24 |
Peak memory | 248972 kb |
Host | smart-f052a9ad-e077-4308-9fa8-ed5d543c8bb7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2462358320 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_key_req.2462358320 |
Directory | /workspace/48.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_esc.3839301472 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 549759041 ps |
CPU time | 6.54 seconds |
Started | Jul 25 05:56:51 PM PDT 24 |
Finished | Jul 25 05:56:58 PM PDT 24 |
Peak memory | 242320 kb |
Host | smart-b9bc47d1-8fb0-4bb0-8434-257256e3488e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3839301472 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_esc.3839301472 |
Directory | /workspace/48.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_parallel_lc_req.1185132367 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 1718778369 ps |
CPU time | 34.31 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:57:26 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-c42caf4e-dc14-4ecf-8a19-43e4ba07f7a6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1185132367 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_parallel_lc_req.1185132367 |
Directory | /workspace/48.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_regwen.2439445136 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 332860113 ps |
CPU time | 5.51 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:56:58 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-d60fccad-5c84-4231-9c45-917941ac3346 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2439445136 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_regwen.2439445136 |
Directory | /workspace/48.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_smoke.772651127 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 2234092587 ps |
CPU time | 5.97 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-c5f115c8-fa26-4e61-9a06-75dd1a88302b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=772651127 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_smoke.772651127 |
Directory | /workspace/48.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_stress_all.3620360659 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 109092246001 ps |
CPU time | 213.83 seconds |
Started | Jul 25 05:56:51 PM PDT 24 |
Finished | Jul 25 06:00:25 PM PDT 24 |
Peak memory | 265564 kb |
Host | smart-2f7ef36f-7bb8-425f-9187-ccce0d5d27c8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3620360659 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_stress_all .3620360659 |
Directory | /workspace/48.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/48.otp_ctrl_test_access.667862893 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 125833002 ps |
CPU time | 4.17 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:56:56 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-9d44c7fe-64bf-4f0c-a1a8-b7aac5e6f228 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=667862893 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.otp_ctrl_test_access.667862893 |
Directory | /workspace/48.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_alert_test.933173119 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 87587200 ps |
CPU time | 1.76 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 240708 kb |
Host | smart-08905ffe-cd85-4d8d-b34d-847957f19ea6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=933173119 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_alert_test.933173119 |
Directory | /workspace/49.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_check_fail.1778986443 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 5624878961 ps |
CPU time | 49.73 seconds |
Started | Jul 25 05:56:51 PM PDT 24 |
Finished | Jul 25 05:57:41 PM PDT 24 |
Peak memory | 249040 kb |
Host | smart-1fcad4e5-cf13-431f-87b6-3c06821f3eb5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1778986443 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_check_fail.1778986443 |
Directory | /workspace/49.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_errs.2042538357 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 2988995352 ps |
CPU time | 26.53 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:57:20 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-476e3085-0139-4230-8883-d1b826d50f8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2042538357 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_errs.2042538357 |
Directory | /workspace/49.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_dai_lock.2394602326 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 712848739 ps |
CPU time | 12.13 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:12 PM PDT 24 |
Peak memory | 248960 kb |
Host | smart-daf95b90-27b1-490f-9c57-e4ba24c8b4b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2394602326 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_dai_lock.2394602326 |
Directory | /workspace/49.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_init_fail.2688147204 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 202722055 ps |
CPU time | 3.86 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:56:57 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-924fdcbf-f720-4930-ba1d-da6fecefdebe |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2688147204 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_init_fail.2688147204 |
Directory | /workspace/49.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_macro_errs.3779839933 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 1137825283 ps |
CPU time | 15.96 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:17 PM PDT 24 |
Peak memory | 242548 kb |
Host | smart-217caacc-7d0f-4246-bad1-7c8b56bba113 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3779839933 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_macro_errs.3779839933 |
Directory | /workspace/49.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_key_req.1200543318 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 1098859937 ps |
CPU time | 11.72 seconds |
Started | Jul 25 05:57:24 PM PDT 24 |
Finished | Jul 25 05:57:36 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-22326824-d757-48f3-8c0d-0f3463212bb9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1200543318 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_key_req.1200543318 |
Directory | /workspace/49.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_esc.1726550389 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 3313341328 ps |
CPU time | 23.79 seconds |
Started | Jul 25 05:56:50 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 248908 kb |
Host | smart-9b214bf8-4d0b-4019-86a4-3a04d682e0a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1726550389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_esc.1726550389 |
Directory | /workspace/49.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_parallel_lc_req.3141117991 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 298066586 ps |
CPU time | 11.02 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-27178233-3bf3-46fe-a154-49dada8fb533 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3141117991 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_parallel_lc_req.3141117991 |
Directory | /workspace/49.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_regwen.34428414 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 3965519147 ps |
CPU time | 8.83 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:09 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-504abe7c-959f-44eb-aad8-2f0d7488320f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=34428414 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_regwen.34428414 |
Directory | /workspace/49.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_smoke.1978199339 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 604398178 ps |
CPU time | 3.97 seconds |
Started | Jul 25 05:56:49 PM PDT 24 |
Finished | Jul 25 05:56:53 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-7916fdba-5bdc-495f-94c4-6b9361b2a5b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1978199339 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_smoke.1978199339 |
Directory | /workspace/49.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all.2909402543 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 1627430573 ps |
CPU time | 20.66 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 241860 kb |
Host | smart-fbd0d29d-e88d-4102-83df-082f396c995a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2909402543 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all .2909402543 |
Directory | /workspace/49.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_stress_all_with_rand_reset.3878252219 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 72449043817 ps |
CPU time | 1092.96 seconds |
Started | Jul 25 05:56:54 PM PDT 24 |
Finished | Jul 25 06:15:08 PM PDT 24 |
Peak memory | 265464 kb |
Host | smart-943b10d9-2046-4108-94c4-905c002e7a2b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3878252219 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_stress_all_with_rand_reset.3878252219 |
Directory | /workspace/49.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/49.otp_ctrl_test_access.3403463083 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 6783327417 ps |
CPU time | 13.63 seconds |
Started | Jul 25 05:56:50 PM PDT 24 |
Finished | Jul 25 05:57:03 PM PDT 24 |
Peak memory | 243592 kb |
Host | smart-01d32f50-7c94-44e8-9578-75ca20e24bcb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3403463083 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.otp_ctrl_test_access.3403463083 |
Directory | /workspace/49.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_alert_test.3468567920 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 74017217 ps |
CPU time | 1.99 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:22 PM PDT 24 |
Peak memory | 240784 kb |
Host | smart-b111c7ce-0b23-4271-8cc4-da80e1f90b16 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3468567920 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_alert_test.3468567920 |
Directory | /workspace/5.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_background_chks.650363702 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 1313811595 ps |
CPU time | 18.91 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:38 PM PDT 24 |
Peak memory | 242756 kb |
Host | smart-eb4f3d74-0c2a-431b-a9c2-4d5ca2058d2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=650363702 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_background_chks.650363702 |
Directory | /workspace/5.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_check_fail.2185156602 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 13425517569 ps |
CPU time | 33.01 seconds |
Started | Jul 25 05:54:21 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242316 kb |
Host | smart-eebaa75b-5fe2-4bac-871a-7a02dab4e9ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2185156602 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_check_fail.2185156602 |
Directory | /workspace/5.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_errs.2210437199 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 4341789012 ps |
CPU time | 18.84 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:38 PM PDT 24 |
Peak memory | 242728 kb |
Host | smart-1184683e-356e-4fe0-aa78-a577f26f1bc1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2210437199 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_errs.2210437199 |
Directory | /workspace/5.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_dai_lock.3635567565 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 438641613 ps |
CPU time | 7.39 seconds |
Started | Jul 25 05:54:20 PM PDT 24 |
Finished | Jul 25 05:54:27 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-16c63d17-9d4e-4337-8d47-7c4a04ff60cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3635567565 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_dai_lock.3635567565 |
Directory | /workspace/5.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_init_fail.1101876909 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 142597177 ps |
CPU time | 4.12 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:23 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-9d9269a6-8f8a-462e-9b6a-dd205b04a0e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1101876909 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_init_fail.1101876909 |
Directory | /workspace/5.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_macro_errs.3991197467 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 115500131 ps |
CPU time | 3.35 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:23 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-213ef9b1-c85e-49dc-97e4-0578c4e7f0d8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3991197467 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_macro_errs.3991197467 |
Directory | /workspace/5.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_key_req.2964442469 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 5198513585 ps |
CPU time | 34.86 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242584 kb |
Host | smart-bf4494f9-f7dc-45a8-87eb-41ef2b3237d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2964442469 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_key_req.2964442469 |
Directory | /workspace/5.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_esc.682240356 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 154394964 ps |
CPU time | 6.41 seconds |
Started | Jul 25 05:54:21 PM PDT 24 |
Finished | Jul 25 05:54:27 PM PDT 24 |
Peak memory | 242668 kb |
Host | smart-a55399de-60e6-4e31-bf3a-ec3fe5c1e30d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=682240356 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_esc.682240356 |
Directory | /workspace/5.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_parallel_lc_req.346351988 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 1700789972 ps |
CPU time | 16.28 seconds |
Started | Jul 25 05:54:19 PM PDT 24 |
Finished | Jul 25 05:54:36 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-8bafb080-3f4b-4da8-b905-25f75ac7926d |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=346351988 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_parallel_lc_req.346351988 |
Directory | /workspace/5.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_regwen.1505118394 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 377608695 ps |
CPU time | 6.53 seconds |
Started | Jul 25 05:54:18 PM PDT 24 |
Finished | Jul 25 05:54:25 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-f215cdb9-7ece-4cfc-9d21-74d86d302bae |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1505118394 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_regwen.1505118394 |
Directory | /workspace/5.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_smoke.2606040904 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 255211014 ps |
CPU time | 5.96 seconds |
Started | Jul 25 05:54:21 PM PDT 24 |
Finished | Jul 25 05:54:27 PM PDT 24 |
Peak memory | 242444 kb |
Host | smart-9fca8f62-2b58-40b5-a6ba-1c7531dcf329 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2606040904 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_smoke.2606040904 |
Directory | /workspace/5.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all.281443532 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 125721266290 ps |
CPU time | 484.04 seconds |
Started | Jul 25 05:54:21 PM PDT 24 |
Finished | Jul 25 06:02:25 PM PDT 24 |
Peak memory | 275176 kb |
Host | smart-4509451d-12e2-4e11-8cd9-395172096878 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=281443532 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stress _all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all.281443532 |
Directory | /workspace/5.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_stress_all_with_rand_reset.3462363647 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 797860496390 ps |
CPU time | 1178.02 seconds |
Started | Jul 25 05:54:22 PM PDT 24 |
Finished | Jul 25 06:14:00 PM PDT 24 |
Peak memory | 279064 kb |
Host | smart-80291446-a286-4582-8024-6ed32e6feaf4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3462363647 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_stress_all_with_rand_reset.3462363647 |
Directory | /workspace/5.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/5.otp_ctrl_test_access.3595674814 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 1758980018 ps |
CPU time | 19.87 seconds |
Started | Jul 25 05:54:21 PM PDT 24 |
Finished | Jul 25 05:54:41 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-1da77521-774a-4cef-879a-48c9d562b6d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3595674814 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.otp_ctrl_test_access.3595674814 |
Directory | /workspace/5.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_init_fail.2465508359 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 280404702 ps |
CPU time | 4.17 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 05:56:57 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-f9cf4022-0e86-4356-8d9a-766dfeccfd4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2465508359 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_init_fail.2465508359 |
Directory | /workspace/50.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/50.otp_ctrl_parallel_lc_esc.3761773661 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 351736762 ps |
CPU time | 10.4 seconds |
Started | Jul 25 05:56:51 PM PDT 24 |
Finished | Jul 25 05:57:01 PM PDT 24 |
Peak memory | 242324 kb |
Host | smart-46dc4305-77c1-41f8-8e1d-1ebfb448fad1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3761773661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.otp_ctrl_parallel_lc_esc.3761773661 |
Directory | /workspace/50.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_init_fail.3236245506 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 271985565 ps |
CPU time | 3.72 seconds |
Started | Jul 25 05:56:50 PM PDT 24 |
Finished | Jul 25 05:56:54 PM PDT 24 |
Peak memory | 242636 kb |
Host | smart-a744686b-a3aa-4389-8e11-d3d95f1bc27d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3236245506 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_init_fail.3236245506 |
Directory | /workspace/51.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_parallel_lc_esc.3522439064 |
Short name | T1141 |
Test name | |
Test status | |
Simulation time | 362699388 ps |
CPU time | 10.68 seconds |
Started | Jul 25 05:57:24 PM PDT 24 |
Finished | Jul 25 05:57:35 PM PDT 24 |
Peak memory | 242128 kb |
Host | smart-2c484790-3edd-4119-bab5-3adeed7ace1b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3522439064 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_parallel_lc_esc.3522439064 |
Directory | /workspace/51.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/51.otp_ctrl_stress_all_with_rand_reset.1322852392 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 598717290759 ps |
CPU time | 1282.71 seconds |
Started | Jul 25 05:56:50 PM PDT 24 |
Finished | Jul 25 06:18:13 PM PDT 24 |
Peak memory | 281276 kb |
Host | smart-a3062235-bdbb-409f-a611-636ab984088b |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1322852392 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 51.otp_ctrl_stress_all_with_rand_reset.1322852392 |
Directory | /workspace/51.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_init_fail.974692478 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 324467088 ps |
CPU time | 4.07 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:56:56 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-e525e7cb-5493-4c2d-a377-1cd63905e393 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=974692478 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_init_fail.974692478 |
Directory | /workspace/52.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_parallel_lc_esc.1210351383 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 965855835 ps |
CPU time | 14.35 seconds |
Started | Jul 25 05:56:49 PM PDT 24 |
Finished | Jul 25 05:57:04 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-58cf1c72-711e-49fc-9a82-66144784fd85 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1210351383 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_parallel_lc_esc.1210351383 |
Directory | /workspace/52.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/52.otp_ctrl_stress_all_with_rand_reset.792088476 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 73248362961 ps |
CPU time | 1029.66 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 06:14:02 PM PDT 24 |
Peak memory | 261180 kb |
Host | smart-57032b69-c9ac-4975-bd91-ed343a4135ff |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=792088476 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 52.otp_ctrl_stress_all_with_rand_reset.792088476 |
Directory | /workspace/52.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_init_fail.439791634 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 322037373 ps |
CPU time | 4.15 seconds |
Started | Jul 25 05:56:52 PM PDT 24 |
Finished | Jul 25 05:56:57 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-b4af006c-f056-4dc2-b5bf-0accc7faa62c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=439791634 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_init_fail.439791634 |
Directory | /workspace/53.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_parallel_lc_esc.2941820106 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 273923887 ps |
CPU time | 5.67 seconds |
Started | Jul 25 05:56:49 PM PDT 24 |
Finished | Jul 25 05:56:55 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-dd17bcdf-e693-46c7-9134-4784410a89cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2941820106 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_parallel_lc_esc.2941820106 |
Directory | /workspace/53.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/53.otp_ctrl_stress_all_with_rand_reset.833936859 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 80666162645 ps |
CPU time | 1206.7 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 06:17:00 PM PDT 24 |
Peak memory | 335128 kb |
Host | smart-281f4d4d-0206-4ca2-a8e1-fb9fcb347611 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=833936859 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 53.otp_ctrl_stress_all_with_rand_reset.833936859 |
Directory | /workspace/53.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_init_fail.2693514661 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 199724609 ps |
CPU time | 5.11 seconds |
Started | Jul 25 05:57:24 PM PDT 24 |
Finished | Jul 25 05:57:29 PM PDT 24 |
Peak memory | 242336 kb |
Host | smart-38093569-2423-47db-b079-e71adcbcb144 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2693514661 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_init_fail.2693514661 |
Directory | /workspace/54.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_parallel_lc_esc.2607211916 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 151004325 ps |
CPU time | 5.22 seconds |
Started | Jul 25 05:56:54 PM PDT 24 |
Finished | Jul 25 05:56:59 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-745f7f5c-618d-4125-b6a5-b8b2b79341ae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2607211916 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_parallel_lc_esc.2607211916 |
Directory | /workspace/54.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/54.otp_ctrl_stress_all_with_rand_reset.3497402433 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 48699597722 ps |
CPU time | 496.92 seconds |
Started | Jul 25 05:56:53 PM PDT 24 |
Finished | Jul 25 06:05:10 PM PDT 24 |
Peak memory | 288840 kb |
Host | smart-e5a5a4af-0915-4556-9d5f-8fbea7061c55 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3497402433 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 54.otp_ctrl_stress_all_with_rand_reset.3497402433 |
Directory | /workspace/54.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_init_fail.2968124685 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 215007955 ps |
CPU time | 4.7 seconds |
Started | Jul 25 05:57:24 PM PDT 24 |
Finished | Jul 25 05:57:29 PM PDT 24 |
Peak memory | 242412 kb |
Host | smart-c704b920-1b70-441e-953d-f17fafc66c88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2968124685 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_init_fail.2968124685 |
Directory | /workspace/55.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_parallel_lc_esc.3069362026 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 389945513 ps |
CPU time | 7.07 seconds |
Started | Jul 25 05:57:34 PM PDT 24 |
Finished | Jul 25 05:57:41 PM PDT 24 |
Peak memory | 242716 kb |
Host | smart-0f307468-5180-4c1a-920b-938d12cfeef2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3069362026 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_parallel_lc_esc.3069362026 |
Directory | /workspace/55.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/55.otp_ctrl_stress_all_with_rand_reset.427611619 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 22744534101 ps |
CPU time | 547.76 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 06:06:07 PM PDT 24 |
Peak memory | 306492 kb |
Host | smart-3164e15f-c2eb-42d3-9d25-4fe5dae16bd0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=427611619 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 55.otp_ctrl_stress_all_with_rand_reset.427611619 |
Directory | /workspace/55.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_init_fail.2132153153 |
Short name | T1165 |
Test name | |
Test status | |
Simulation time | 119823325 ps |
CPU time | 4.7 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-3a58b51f-2f28-4881-afdf-c0fd0f83690b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2132153153 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_init_fail.2132153153 |
Directory | /workspace/56.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_parallel_lc_esc.3321046773 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 87266729 ps |
CPU time | 2.66 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-39a30205-b217-4f70-924e-b11a87000cf8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3321046773 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_parallel_lc_esc.3321046773 |
Directory | /workspace/56.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/56.otp_ctrl_stress_all_with_rand_reset.4178242605 |
Short name | T1140 |
Test name | |
Test status | |
Simulation time | 32245787908 ps |
CPU time | 794.05 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 06:10:13 PM PDT 24 |
Peak memory | 282548 kb |
Host | smart-bc98b20a-7361-499f-82b8-e618e25c69ca |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4178242605 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 56.otp_ctrl_stress_all_with_rand_reset.4178242605 |
Directory | /workspace/56.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_init_fail.1419052857 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 2145049580 ps |
CPU time | 4.71 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242544 kb |
Host | smart-e27219a7-eff9-4170-a238-2b1fbd182b76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1419052857 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_init_fail.1419052857 |
Directory | /workspace/57.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_parallel_lc_esc.905809633 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 3861030674 ps |
CPU time | 13.6 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 05:57:15 PM PDT 24 |
Peak memory | 242392 kb |
Host | smart-57121ba8-d19d-4bbc-8418-812bef9ba466 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=905809633 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_parallel_lc_esc.905809633 |
Directory | /workspace/57.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/57.otp_ctrl_stress_all_with_rand_reset.3658453645 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 261325314654 ps |
CPU time | 2279.22 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 06:35:01 PM PDT 24 |
Peak memory | 468860 kb |
Host | smart-edb83463-e025-45ea-90af-19a99f36e21f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3658453645 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 57.otp_ctrl_stress_all_with_rand_reset.3658453645 |
Directory | /workspace/57.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_init_fail.1723246652 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 1683653975 ps |
CPU time | 5.7 seconds |
Started | Jul 25 05:57:06 PM PDT 24 |
Finished | Jul 25 05:57:12 PM PDT 24 |
Peak memory | 242448 kb |
Host | smart-bb63fcb1-2f12-4ef6-891e-3347d04d51da |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1723246652 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_init_fail.1723246652 |
Directory | /workspace/58.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_parallel_lc_esc.1195562003 |
Short name | T1128 |
Test name | |
Test status | |
Simulation time | 201428311 ps |
CPU time | 5.46 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 05:57:04 PM PDT 24 |
Peak memory | 242284 kb |
Host | smart-3b1d825b-00f9-4cc9-bab8-27557b6aa5d4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1195562003 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_parallel_lc_esc.1195562003 |
Directory | /workspace/58.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/58.otp_ctrl_stress_all_with_rand_reset.3058977038 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 290120257204 ps |
CPU time | 1345.66 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 06:19:29 PM PDT 24 |
Peak memory | 277188 kb |
Host | smart-9d73b3df-17ad-4b5e-801d-47d7439ea880 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3058977038 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 58.otp_ctrl_stress_all_with_rand_reset.3058977038 |
Directory | /workspace/58.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_init_fail.2797883847 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 112740779 ps |
CPU time | 4.3 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-799fcf87-7620-430b-8bd0-9815d3fc4e95 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2797883847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_init_fail.2797883847 |
Directory | /workspace/59.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_parallel_lc_esc.2618705074 |
Short name | T1160 |
Test name | |
Test status | |
Simulation time | 163271887 ps |
CPU time | 4.03 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 242712 kb |
Host | smart-fb805430-8977-4b0c-97a0-31ff26a8f883 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2618705074 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_parallel_lc_esc.2618705074 |
Directory | /workspace/59.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/59.otp_ctrl_stress_all_with_rand_reset.3244017244 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 1044517726724 ps |
CPU time | 2219.22 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 06:33:59 PM PDT 24 |
Peak memory | 646440 kb |
Host | smart-021dbd22-a177-4c08-86fb-b05e5f870b40 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3244017244 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 59.otp_ctrl_stress_all_with_rand_reset.3244017244 |
Directory | /workspace/59.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_alert_test.2374754614 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 838167698 ps |
CPU time | 2.78 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:54:33 PM PDT 24 |
Peak memory | 240764 kb |
Host | smart-b9bf9197-7f64-47ed-b6af-3aeaa8a0b250 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2374754614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_alert_test.2374754614 |
Directory | /workspace/6.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_background_chks.180195232 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 3582825715 ps |
CPU time | 6.5 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:54:37 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-f72b7ad2-74dd-4507-b9df-36d73ba02388 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=180195232 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_background_chks.180195232 |
Directory | /workspace/6.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_check_fail.3052506021 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 129420068 ps |
CPU time | 4.25 seconds |
Started | Jul 25 05:54:35 PM PDT 24 |
Finished | Jul 25 05:54:39 PM PDT 24 |
Peak memory | 242772 kb |
Host | smart-b1918fb5-c751-467b-8489-f75bdb150c3b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3052506021 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_check_fail.3052506021 |
Directory | /workspace/6.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_errs.3246188828 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 625117453 ps |
CPU time | 16.85 seconds |
Started | Jul 25 05:54:29 PM PDT 24 |
Finished | Jul 25 05:54:47 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-e8c7ab6f-4134-4218-8697-ee6ee69cc7a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3246188828 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_errs.3246188828 |
Directory | /workspace/6.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_dai_lock.973836939 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 2249762876 ps |
CPU time | 24.61 seconds |
Started | Jul 25 05:54:33 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-54de5b6e-475c-4f63-8cbf-d44de40e060a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=973836939 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_dai_lock.973836939 |
Directory | /workspace/6.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_init_fail.1190550878 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 137903939 ps |
CPU time | 3.9 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:54:34 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-b899ef67-87ae-4991-b13f-3a10b1188dc2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1190550878 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_init_fail.1190550878 |
Directory | /workspace/6.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_macro_errs.3622424765 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 260504898 ps |
CPU time | 5.11 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:54:36 PM PDT 24 |
Peak memory | 242440 kb |
Host | smart-1f661b5c-11c6-4535-8390-8b8f546f8f0d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3622424765 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_macro_errs.3622424765 |
Directory | /workspace/6.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_key_req.803568742 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 327010002 ps |
CPU time | 7.54 seconds |
Started | Jul 25 05:54:29 PM PDT 24 |
Finished | Jul 25 05:54:37 PM PDT 24 |
Peak memory | 242640 kb |
Host | smart-a76780c0-e601-47ae-b8a3-67454ab4fc3d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=803568742 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_key_req.803568742 |
Directory | /workspace/6.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_esc.1005716540 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 548368776 ps |
CPU time | 8.12 seconds |
Started | Jul 25 05:54:32 PM PDT 24 |
Finished | Jul 25 05:54:40 PM PDT 24 |
Peak memory | 242260 kb |
Host | smart-4c015488-7449-47bb-96ec-ad85720a452d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1005716540 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_esc.1005716540 |
Directory | /workspace/6.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_parallel_lc_req.1405033022 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 2789098635 ps |
CPU time | 26.44 seconds |
Started | Jul 25 05:54:29 PM PDT 24 |
Finished | Jul 25 05:54:55 PM PDT 24 |
Peak memory | 242236 kb |
Host | smart-4640ac9d-9c7e-40c8-a28c-9a1c6728dfac |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1405033022 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_parallel_lc_req.1405033022 |
Directory | /workspace/6.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_regwen.1916769812 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 500220500 ps |
CPU time | 8.23 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:54:39 PM PDT 24 |
Peak memory | 242628 kb |
Host | smart-c66734ee-b909-45da-8e80-72a8d5bb778f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1916769812 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_regwen.1916769812 |
Directory | /workspace/6.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_smoke.126252889 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 433938309 ps |
CPU time | 9.72 seconds |
Started | Jul 25 05:54:24 PM PDT 24 |
Finished | Jul 25 05:54:34 PM PDT 24 |
Peak memory | 242276 kb |
Host | smart-4245d8c1-a0c9-4411-8498-ffe6f5eca614 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=126252889 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond+ fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_smoke.126252889 |
Directory | /workspace/6.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_stress_all.3932326399 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 5589075032 ps |
CPU time | 11.35 seconds |
Started | Jul 25 05:54:33 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 241928 kb |
Host | smart-c10e5649-6fda-42df-be32-70cc07df96eb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3932326399 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_stress_all. 3932326399 |
Directory | /workspace/6.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/6.otp_ctrl_test_access.2697117051 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 2129778073 ps |
CPU time | 12.36 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 242888 kb |
Host | smart-4f5b65e9-9adc-4c6a-bbe0-bb0aac41d417 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2697117051 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.otp_ctrl_test_access.2697117051 |
Directory | /workspace/6.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_init_fail.4032532511 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 216919611 ps |
CPU time | 4.28 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-67ffa5c9-e6e6-46ff-8594-002b6c3502d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4032532511 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_init_fail.4032532511 |
Directory | /workspace/60.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_parallel_lc_esc.424453168 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 2084818244 ps |
CPU time | 7.03 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242220 kb |
Host | smart-f74b1cbf-a77e-421a-8685-d9cba3cec7b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=424453168 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_parallel_lc_esc.424453168 |
Directory | /workspace/60.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/60.otp_ctrl_stress_all_with_rand_reset.3115510696 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 309689671466 ps |
CPU time | 2576.14 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 06:39:56 PM PDT 24 |
Peak memory | 728812 kb |
Host | smart-04f57358-1b3d-40a7-88b8-693e66c89941 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3115510696 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 60.otp_ctrl_stress_all_with_rand_reset.3115510696 |
Directory | /workspace/60.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_init_fail.2290558210 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 452622991 ps |
CPU time | 4.27 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-742bb382-4023-4f74-8377-f41997fc5019 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2290558210 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_init_fail.2290558210 |
Directory | /workspace/61.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_parallel_lc_esc.2670126143 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 289013944 ps |
CPU time | 11.61 seconds |
Started | Jul 25 05:57:03 PM PDT 24 |
Finished | Jul 25 05:57:15 PM PDT 24 |
Peak memory | 242172 kb |
Host | smart-b0fa0446-8053-425d-afbe-d3d8fac65f0c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2670126143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_parallel_lc_esc.2670126143 |
Directory | /workspace/61.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/61.otp_ctrl_stress_all_with_rand_reset.3899727867 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 73680739296 ps |
CPU time | 1647.48 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 06:24:27 PM PDT 24 |
Peak memory | 349320 kb |
Host | smart-9863b834-54c6-42f6-9524-1c93a92f91fb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3899727867 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 61.otp_ctrl_stress_all_with_rand_reset.3899727867 |
Directory | /workspace/61.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_init_fail.2550065091 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 165655592 ps |
CPU time | 5.19 seconds |
Started | Jul 25 05:57:06 PM PDT 24 |
Finished | Jul 25 05:57:11 PM PDT 24 |
Peak memory | 242492 kb |
Host | smart-8db06f57-66d3-4d6c-852d-bde2de52d981 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2550065091 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_init_fail.2550065091 |
Directory | /workspace/62.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_parallel_lc_esc.4180567619 |
Short name | T1114 |
Test name | |
Test status | |
Simulation time | 355654461 ps |
CPU time | 9.85 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:10 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-80b15482-32d5-48d1-8bc7-c304897335c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4180567619 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_parallel_lc_esc.4180567619 |
Directory | /workspace/62.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/62.otp_ctrl_stress_all_with_rand_reset.2856817565 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 129780555522 ps |
CPU time | 1015.12 seconds |
Started | Jul 25 05:57:03 PM PDT 24 |
Finished | Jul 25 06:13:58 PM PDT 24 |
Peak memory | 263492 kb |
Host | smart-76b71750-7215-486a-b4bc-9ca448ad2614 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2856817565 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 62.otp_ctrl_stress_all_with_rand_reset.2856817565 |
Directory | /workspace/62.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_init_fail.2122918722 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 1857776768 ps |
CPU time | 5.51 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-71121037-0370-4309-bbae-dac978be09eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2122918722 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_init_fail.2122918722 |
Directory | /workspace/63.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_parallel_lc_esc.1341913448 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 339044097 ps |
CPU time | 8.13 seconds |
Started | Jul 25 05:57:00 PM PDT 24 |
Finished | Jul 25 05:57:09 PM PDT 24 |
Peak memory | 242508 kb |
Host | smart-95cfcf2d-3e30-4ab6-a921-3d65b69034ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1341913448 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_parallel_lc_esc.1341913448 |
Directory | /workspace/63.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/63.otp_ctrl_stress_all_with_rand_reset.1870120360 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 51097901636 ps |
CPU time | 588.44 seconds |
Started | Jul 25 05:56:59 PM PDT 24 |
Finished | Jul 25 06:06:48 PM PDT 24 |
Peak memory | 325152 kb |
Host | smart-8d67efa3-0400-4f5c-a9ba-026fb243b28a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1870120360 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 63.otp_ctrl_stress_all_with_rand_reset.1870120360 |
Directory | /workspace/63.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_init_fail.4230863655 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 115648017 ps |
CPU time | 4.3 seconds |
Started | Jul 25 05:57:03 PM PDT 24 |
Finished | Jul 25 05:57:07 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-ff1a5704-93d6-453d-bdc4-c3b77af74279 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4230863655 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_init_fail.4230863655 |
Directory | /workspace/64.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/64.otp_ctrl_parallel_lc_esc.2189229993 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 574904080 ps |
CPU time | 15.59 seconds |
Started | Jul 25 05:57:03 PM PDT 24 |
Finished | Jul 25 05:57:19 PM PDT 24 |
Peak memory | 242312 kb |
Host | smart-3cfc10f4-f98d-4657-a874-5f49893311c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2189229993 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.otp_ctrl_parallel_lc_esc.2189229993 |
Directory | /workspace/64.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_init_fail.2202072780 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 337339817 ps |
CPU time | 3.9 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242308 kb |
Host | smart-2852d946-801c-43d6-a504-a0aa37b337cf |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2202072780 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_init_fail.2202072780 |
Directory | /workspace/65.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_parallel_lc_esc.1943657594 |
Short name | T1097 |
Test name | |
Test status | |
Simulation time | 675191141 ps |
CPU time | 9.48 seconds |
Started | Jul 25 05:57:03 PM PDT 24 |
Finished | Jul 25 05:57:13 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-c96a37f9-fcca-4ede-b282-16936498662b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1943657594 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_parallel_lc_esc.1943657594 |
Directory | /workspace/65.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/65.otp_ctrl_stress_all_with_rand_reset.2072820835 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 433870952881 ps |
CPU time | 1440.77 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 06:21:03 PM PDT 24 |
Peak memory | 313888 kb |
Host | smart-706e6830-ac47-434f-92fe-cf0fa118c9e4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2072820835 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 65.otp_ctrl_stress_all_with_rand_reset.2072820835 |
Directory | /workspace/65.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_init_fail.665199464 |
Short name | T1153 |
Test name | |
Test status | |
Simulation time | 2080516607 ps |
CPU time | 4.25 seconds |
Started | Jul 25 05:57:05 PM PDT 24 |
Finished | Jul 25 05:57:10 PM PDT 24 |
Peak memory | 242420 kb |
Host | smart-2c2560c8-fb91-401d-a2a5-045b4b284d3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=665199464 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_init_fail.665199464 |
Directory | /workspace/66.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_parallel_lc_esc.1742415089 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 252244464 ps |
CPU time | 6.43 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 05:57:08 PM PDT 24 |
Peak memory | 242372 kb |
Host | smart-a5cf524e-0741-4285-8371-e6c00eb73407 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1742415089 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_parallel_lc_esc.1742415089 |
Directory | /workspace/66.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/66.otp_ctrl_stress_all_with_rand_reset.3251129687 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 221895480383 ps |
CPU time | 1468.92 seconds |
Started | Jul 25 05:57:02 PM PDT 24 |
Finished | Jul 25 06:21:31 PM PDT 24 |
Peak memory | 275680 kb |
Host | smart-d8c011bf-aa2c-45bc-bc83-34f552e662fb |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3251129687 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 66.otp_ctrl_stress_all_with_rand_reset.3251129687 |
Directory | /workspace/66.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_init_fail.3566972905 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 126181066 ps |
CPU time | 4.19 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:06 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-f510e80d-d038-43f0-9480-6cf7244f0098 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3566972905 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_init_fail.3566972905 |
Directory | /workspace/67.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_parallel_lc_esc.1262468439 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 1226441586 ps |
CPU time | 3.92 seconds |
Started | Jul 25 05:57:01 PM PDT 24 |
Finished | Jul 25 05:57:05 PM PDT 24 |
Peak memory | 242348 kb |
Host | smart-577b4340-aa26-4c5c-84b4-6f9c441aeeca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1262468439 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_parallel_lc_esc.1262468439 |
Directory | /workspace/67.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/67.otp_ctrl_stress_all_with_rand_reset.1745048221 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 41559620935 ps |
CPU time | 1089.77 seconds |
Started | Jul 25 05:57:05 PM PDT 24 |
Finished | Jul 25 06:15:15 PM PDT 24 |
Peak memory | 336732 kb |
Host | smart-0cf2e121-d7c1-4d06-aa85-e8d9138d3d1f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1745048221 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 67.otp_ctrl_stress_all_with_rand_reset.1745048221 |
Directory | /workspace/67.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_init_fail.2927672093 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 1868498782 ps |
CPU time | 6.32 seconds |
Started | Jul 25 05:57:11 PM PDT 24 |
Finished | Jul 25 05:57:18 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-20361dd0-e36b-493f-ab2e-b18671d8dfd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2927672093 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_init_fail.2927672093 |
Directory | /workspace/68.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/68.otp_ctrl_parallel_lc_esc.1484745403 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 1045940840 ps |
CPU time | 7.94 seconds |
Started | Jul 25 05:57:08 PM PDT 24 |
Finished | Jul 25 05:57:16 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-9029784f-4216-41b8-9b16-f1a3d28452ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1484745403 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.otp_ctrl_parallel_lc_esc.1484745403 |
Directory | /workspace/68.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_init_fail.3877650717 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 92735825 ps |
CPU time | 3.84 seconds |
Started | Jul 25 05:57:11 PM PDT 24 |
Finished | Jul 25 05:57:15 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-6726693e-d1e1-4fe8-a739-5b1535a003bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3877650717 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_init_fail.3877650717 |
Directory | /workspace/69.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/69.otp_ctrl_parallel_lc_esc.3467719146 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 296423831 ps |
CPU time | 6.36 seconds |
Started | Jul 25 05:57:09 PM PDT 24 |
Finished | Jul 25 05:57:15 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-12f712e4-5428-4c08-aaf3-f2b1936219c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3467719146 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.otp_ctrl_parallel_lc_esc.3467719146 |
Directory | /workspace/69.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_alert_test.3294119748 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 74427601 ps |
CPU time | 1.77 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:54:33 PM PDT 24 |
Peak memory | 240740 kb |
Host | smart-36de7f79-a73d-418a-a100-313d68feb2c1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3294119748 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_alert_test.3294119748 |
Directory | /workspace/7.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_background_chks.129825575 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 4708848839 ps |
CPU time | 51.28 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:55:22 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-263cee9c-3b81-4e79-b50e-897f8ac1b5ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=129825575 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_background_chks.129825575 |
Directory | /workspace/7.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_check_fail.1295275329 |
Short name | T1132 |
Test name | |
Test status | |
Simulation time | 2162847048 ps |
CPU time | 10.32 seconds |
Started | Jul 25 05:54:32 PM PDT 24 |
Finished | Jul 25 05:54:42 PM PDT 24 |
Peak memory | 242924 kb |
Host | smart-b904e6f5-2244-4835-83a4-27e3c34b8ead |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1295275329 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_check_fail.1295275329 |
Directory | /workspace/7.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_errs.1263003461 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 3079731015 ps |
CPU time | 21.25 seconds |
Started | Jul 25 05:54:33 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-254c8499-8458-408d-8c1a-9eda969bd4c6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1263003461 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_errs.1263003461 |
Directory | /workspace/7.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_dai_lock.1683166557 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 472992799 ps |
CPU time | 11.47 seconds |
Started | Jul 25 05:54:34 PM PDT 24 |
Finished | Jul 25 05:54:45 PM PDT 24 |
Peak memory | 242624 kb |
Host | smart-4901d5fa-b074-4070-8eb9-0cac7c8e716c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1683166557 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_dai_lock.1683166557 |
Directory | /workspace/7.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_init_fail.2260301429 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 380746112 ps |
CPU time | 3.26 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:54:34 PM PDT 24 |
Peak memory | 242556 kb |
Host | smart-f85d69c0-8b4e-4ad5-a547-ad734ce88214 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2260301429 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_init_fail.2260301429 |
Directory | /workspace/7.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_macro_errs.1860114437 |
Short name | T1145 |
Test name | |
Test status | |
Simulation time | 2492016444 ps |
CPU time | 35.77 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:55:07 PM PDT 24 |
Peak memory | 246040 kb |
Host | smart-7e26e8b8-0961-42b8-83d7-b01e5acee673 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1860114437 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_macro_errs.1860114437 |
Directory | /workspace/7.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_key_req.2141135670 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 345152722 ps |
CPU time | 5.04 seconds |
Started | Jul 25 05:54:29 PM PDT 24 |
Finished | Jul 25 05:54:34 PM PDT 24 |
Peak memory | 242404 kb |
Host | smart-68f8701e-aa71-4de3-9b0f-ce3b0177a072 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2141135670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_key_req.2141135670 |
Directory | /workspace/7.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_esc.2648531614 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 584250917 ps |
CPU time | 17.5 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:54:48 PM PDT 24 |
Peak memory | 242748 kb |
Host | smart-66555c1b-326a-4b2a-bd04-b8da1f0cbc27 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2648531614 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_esc.2648531614 |
Directory | /workspace/7.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_parallel_lc_req.1459650948 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 7964749859 ps |
CPU time | 20.93 seconds |
Started | Jul 25 05:54:29 PM PDT 24 |
Finished | Jul 25 05:54:50 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-799c3d4c-25fa-42ee-9053-0217ba1551ed |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1459650948 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_parallel_lc_req.1459650948 |
Directory | /workspace/7.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_regwen.970775919 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 296176384 ps |
CPU time | 3.62 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:54:35 PM PDT 24 |
Peak memory | 242300 kb |
Host | smart-0895294e-5398-4d1d-bcca-50a6a027a1e6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=970775919 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_regwen.970775919 |
Directory | /workspace/7.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_smoke.1595243587 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 7449041737 ps |
CPU time | 11.93 seconds |
Started | Jul 25 05:54:32 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-73d8feb6-5119-4aad-9a2d-7a9c01179b34 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1595243587 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_smoke.1595243587 |
Directory | /workspace/7.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all.3089562896 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 1535181475 ps |
CPU time | 35.03 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:55:05 PM PDT 24 |
Peak memory | 242500 kb |
Host | smart-f4195f2d-8d2a-486c-a71b-469bb88ca505 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3089562896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_stres s_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all. 3089562896 |
Directory | /workspace/7.otp_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_stress_all_with_rand_reset.1715393596 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 181641680058 ps |
CPU time | 1320.31 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 06:16:31 PM PDT 24 |
Peak memory | 265532 kb |
Host | smart-0ae1af50-b572-42ff-b0b3-59621370f153 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1715393596 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_stress_all_with_rand_reset.1715393596 |
Directory | /workspace/7.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/7.otp_ctrl_test_access.3700303674 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 2451840893 ps |
CPU time | 26.94 seconds |
Started | Jul 25 05:54:32 PM PDT 24 |
Finished | Jul 25 05:54:59 PM PDT 24 |
Peak memory | 242652 kb |
Host | smart-f4b079a6-7174-4f0e-a634-adc94928c734 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3700303674 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.otp_ctrl_test_access.3700303674 |
Directory | /workspace/7.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_init_fail.3808586010 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 296288077 ps |
CPU time | 4.6 seconds |
Started | Jul 25 05:57:11 PM PDT 24 |
Finished | Jul 25 05:57:15 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-024d9486-0d96-4c2b-8f7d-69c8b4bd07f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3808586010 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_init_fail.3808586010 |
Directory | /workspace/70.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_parallel_lc_esc.4254823740 |
Short name | T1127 |
Test name | |
Test status | |
Simulation time | 1187036704 ps |
CPU time | 7.03 seconds |
Started | Jul 25 05:57:11 PM PDT 24 |
Finished | Jul 25 05:57:19 PM PDT 24 |
Peak memory | 242572 kb |
Host | smart-678c458d-2bfd-491f-8e81-15a83053f1dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4254823740 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_parallel_lc_esc.4254823740 |
Directory | /workspace/70.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/70.otp_ctrl_stress_all_with_rand_reset.1280852112 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 40128508423 ps |
CPU time | 351.75 seconds |
Started | Jul 25 05:57:09 PM PDT 24 |
Finished | Jul 25 06:03:01 PM PDT 24 |
Peak memory | 249120 kb |
Host | smart-6752533a-32ff-4848-add4-2a54a2e8fe93 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1280852112 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 70.otp_ctrl_stress_all_with_rand_reset.1280852112 |
Directory | /workspace/70.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_init_fail.2588192198 |
Short name | T1112 |
Test name | |
Test status | |
Simulation time | 202567104 ps |
CPU time | 3.76 seconds |
Started | Jul 25 05:57:12 PM PDT 24 |
Finished | Jul 25 05:57:15 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-940da8bd-b953-4047-90e9-a6679a1c2ed4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2588192198 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_init_fail.2588192198 |
Directory | /workspace/71.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/71.otp_ctrl_parallel_lc_esc.2517416924 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 182392665 ps |
CPU time | 9.33 seconds |
Started | Jul 25 05:57:12 PM PDT 24 |
Finished | Jul 25 05:57:21 PM PDT 24 |
Peak memory | 242196 kb |
Host | smart-62abafc3-9609-485a-b1a9-f2bd30ffafa6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2517416924 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.otp_ctrl_parallel_lc_esc.2517416924 |
Directory | /workspace/71.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_init_fail.3304337280 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 569377312 ps |
CPU time | 4.67 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 242292 kb |
Host | smart-95d89e4b-9bf7-42d0-b7ae-d6b28efb6ba9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3304337280 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_init_fail.3304337280 |
Directory | /workspace/72.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_parallel_lc_esc.1968230331 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 1720964423 ps |
CPU time | 5.56 seconds |
Started | Jul 25 05:57:13 PM PDT 24 |
Finished | Jul 25 05:57:18 PM PDT 24 |
Peak memory | 242268 kb |
Host | smart-d6d418cf-d2d5-421c-b059-7cbf82b1c280 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1968230331 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_parallel_lc_esc.1968230331 |
Directory | /workspace/72.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/72.otp_ctrl_stress_all_with_rand_reset.3397417368 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 429892579506 ps |
CPU time | 946.68 seconds |
Started | Jul 25 05:57:12 PM PDT 24 |
Finished | Jul 25 06:12:59 PM PDT 24 |
Peak memory | 286436 kb |
Host | smart-3ab6ab0d-0bc3-4e94-aef1-8ca601e5fbc0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3397417368 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 72.otp_ctrl_stress_all_with_rand_reset.3397417368 |
Directory | /workspace/72.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_init_fail.2730737167 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 320260713 ps |
CPU time | 4.39 seconds |
Started | Jul 25 05:57:14 PM PDT 24 |
Finished | Jul 25 05:57:18 PM PDT 24 |
Peak memory | 242456 kb |
Host | smart-b929b92d-ec92-41e9-bb14-201d6ce9cbd8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2730737167 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_init_fail.2730737167 |
Directory | /workspace/73.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/73.otp_ctrl_parallel_lc_esc.1944903438 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 278109576 ps |
CPU time | 7.73 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 05:57:18 PM PDT 24 |
Peak memory | 242208 kb |
Host | smart-33e4db61-9928-40a5-b6eb-1b70898f65c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1944903438 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.otp_ctrl_parallel_lc_esc.1944903438 |
Directory | /workspace/73.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_init_fail.805694313 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 140018348 ps |
CPU time | 3.44 seconds |
Started | Jul 25 05:57:15 PM PDT 24 |
Finished | Jul 25 05:57:18 PM PDT 24 |
Peak memory | 242460 kb |
Host | smart-8f825598-13b3-4206-9292-10abae7d7f5f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=805694313 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_init_fail.805694313 |
Directory | /workspace/74.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/74.otp_ctrl_parallel_lc_esc.407438143 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 1819760505 ps |
CPU time | 7.77 seconds |
Started | Jul 25 05:57:12 PM PDT 24 |
Finished | Jul 25 05:57:20 PM PDT 24 |
Peak memory | 242644 kb |
Host | smart-33e02e27-aae9-4b80-b703-b2bc755c7301 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=407438143 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.otp_ctrl_parallel_lc_esc.407438143 |
Directory | /workspace/74.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_init_fail.567658704 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 152989966 ps |
CPU time | 3.39 seconds |
Started | Jul 25 05:57:09 PM PDT 24 |
Finished | Jul 25 05:57:13 PM PDT 24 |
Peak memory | 242400 kb |
Host | smart-d8142e75-8334-4b6b-bcc6-17fca455e134 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=567658704 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_init_fail.567658704 |
Directory | /workspace/75.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_parallel_lc_esc.2096088984 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 191605518 ps |
CPU time | 7.31 seconds |
Started | Jul 25 05:57:24 PM PDT 24 |
Finished | Jul 25 05:57:31 PM PDT 24 |
Peak memory | 242252 kb |
Host | smart-31cd2035-6720-4f36-b527-08e197a746e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2096088984 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_parallel_lc_esc.2096088984 |
Directory | /workspace/75.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/75.otp_ctrl_stress_all_with_rand_reset.3562216538 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 43282538513 ps |
CPU time | 806.5 seconds |
Started | Jul 25 05:57:11 PM PDT 24 |
Finished | Jul 25 06:10:38 PM PDT 24 |
Peak memory | 259392 kb |
Host | smart-2e478e7b-753d-4444-b035-c3fae2e6868f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3562216538 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 75.otp_ctrl_stress_all_with_rand_reset.3562216538 |
Directory | /workspace/75.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_init_fail.4118363103 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 517442079 ps |
CPU time | 3.82 seconds |
Started | Jul 25 05:57:14 PM PDT 24 |
Finished | Jul 25 05:57:18 PM PDT 24 |
Peak memory | 242808 kb |
Host | smart-2fffaa1e-1e14-40b7-a6f2-a6a373ddd2f2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4118363103 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_init_fail.4118363103 |
Directory | /workspace/76.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_parallel_lc_esc.3764193353 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 1308218837 ps |
CPU time | 17.62 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 242212 kb |
Host | smart-ce3e1a91-76fd-427a-b149-eec7dfabc2c8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3764193353 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_parallel_lc_esc.3764193353 |
Directory | /workspace/76.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/76.otp_ctrl_stress_all_with_rand_reset.3498133468 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 767219992504 ps |
CPU time | 1531.2 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 06:22:42 PM PDT 24 |
Peak memory | 278364 kb |
Host | smart-8235556f-0fc0-4f85-819c-1c06888c08cd |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3498133468 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 76.otp_ctrl_stress_all_with_rand_reset.3498133468 |
Directory | /workspace/76.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_init_fail.3125354570 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 358749618 ps |
CPU time | 2.89 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 05:57:13 PM PDT 24 |
Peak memory | 242476 kb |
Host | smart-ae8ca30b-277a-4838-8fc0-e5d90a044259 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3125354570 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_init_fail.3125354570 |
Directory | /workspace/77.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_parallel_lc_esc.1637035086 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 6431800088 ps |
CPU time | 14.52 seconds |
Started | Jul 25 05:57:14 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 242536 kb |
Host | smart-e85e5006-f5d3-4bc4-910c-4ee1529b4da0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1637035086 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_parallel_lc_esc.1637035086 |
Directory | /workspace/77.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/77.otp_ctrl_stress_all_with_rand_reset.1577938393 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 888142088506 ps |
CPU time | 1887.19 seconds |
Started | Jul 25 05:57:15 PM PDT 24 |
Finished | Jul 25 06:28:42 PM PDT 24 |
Peak memory | 365928 kb |
Host | smart-f4a2c458-9930-4416-b8e1-b6b0840e6c0d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1577938393 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 77.otp_ctrl_stress_all_with_rand_reset.1577938393 |
Directory | /workspace/77.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_init_fail.2031125547 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 110376337 ps |
CPU time | 4.52 seconds |
Started | Jul 25 05:57:12 PM PDT 24 |
Finished | Jul 25 05:57:17 PM PDT 24 |
Peak memory | 242604 kb |
Host | smart-d61976b4-7c06-45d7-a12f-79751afb8bf7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2031125547 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_init_fail.2031125547 |
Directory | /workspace/78.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_parallel_lc_esc.1880965093 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 256326333 ps |
CPU time | 3.88 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 242188 kb |
Host | smart-7a7365cc-7b06-4319-8acd-4b35a33cd030 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1880965093 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_parallel_lc_esc.1880965093 |
Directory | /workspace/78.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/78.otp_ctrl_stress_all_with_rand_reset.46009175 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 56819784806 ps |
CPU time | 427.62 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 06:04:17 PM PDT 24 |
Peak memory | 293008 kb |
Host | smart-33214696-00b3-4675-938b-012de0d3b79a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=46009175 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 78.otp_ctrl_stress_all_with_rand_reset.46009175 |
Directory | /workspace/78.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_init_fail.1995504870 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 270636149 ps |
CPU time | 5.07 seconds |
Started | Jul 25 05:57:09 PM PDT 24 |
Finished | Jul 25 05:57:14 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-c5c2af1f-a55b-4fa3-bb6c-4e913815d3bb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1995504870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_init_fail.1995504870 |
Directory | /workspace/79.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_parallel_lc_esc.2046875037 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 125875400 ps |
CPU time | 6.09 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 05:57:17 PM PDT 24 |
Peak memory | 242368 kb |
Host | smart-1e663da2-9893-4ae6-9000-aa8de8bf7e11 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2046875037 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_parallel_lc_esc.2046875037 |
Directory | /workspace/79.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/79.otp_ctrl_stress_all_with_rand_reset.1635440000 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 1396398705567 ps |
CPU time | 2498.41 seconds |
Started | Jul 25 05:57:10 PM PDT 24 |
Finished | Jul 25 06:38:49 PM PDT 24 |
Peak memory | 390508 kb |
Host | smart-ce690f9e-fd00-4ba2-bbe9-0e8f0b611d70 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1635440000 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 79.otp_ctrl_stress_all_with_rand_reset.1635440000 |
Directory | /workspace/79.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_alert_test.3718142431 |
Short name | T1191 |
Test name | |
Test status | |
Simulation time | 1433028987 ps |
CPU time | 2.78 seconds |
Started | Jul 25 05:54:48 PM PDT 24 |
Finished | Jul 25 05:54:51 PM PDT 24 |
Peak memory | 241224 kb |
Host | smart-1fe86098-b33f-4e38-ad5d-a45ca5a5ae88 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3718142431 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_alert_test.3718142431 |
Directory | /workspace/8.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_background_chks.4056701084 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 342528594 ps |
CPU time | 9.65 seconds |
Started | Jul 25 05:54:35 PM PDT 24 |
Finished | Jul 25 05:54:45 PM PDT 24 |
Peak memory | 242296 kb |
Host | smart-68067976-fa66-46d6-9a39-08d5bbc94637 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4056701084 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_background_chks.4056701084 |
Directory | /workspace/8.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_check_fail.1095898260 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 315425053 ps |
CPU time | 6.71 seconds |
Started | Jul 25 05:54:32 PM PDT 24 |
Finished | Jul 25 05:54:39 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-7731801d-e2c2-4371-914a-ee95a1682daa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1095898260 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_check_fail_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_check_fail.1095898260 |
Directory | /workspace/8.otp_ctrl_check_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_errs.3965221786 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 684061961 ps |
CPU time | 21.72 seconds |
Started | Jul 25 05:54:33 PM PDT 24 |
Finished | Jul 25 05:54:55 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-60dab5b8-5b2a-4722-98ad-1bcb9798f1e0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3965221786 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_errs.3965221786 |
Directory | /workspace/8.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_dai_lock.3831163035 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 1338471567 ps |
CPU time | 34.2 seconds |
Started | Jul 25 05:54:34 PM PDT 24 |
Finished | Jul 25 05:55:08 PM PDT 24 |
Peak memory | 243188 kb |
Host | smart-43315528-3126-41e8-be57-452c471188a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3831163035 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_dai_lock.3831163035 |
Directory | /workspace/8.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_init_fail.1852407775 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 1525423096 ps |
CPU time | 4.04 seconds |
Started | Jul 25 05:54:30 PM PDT 24 |
Finished | Jul 25 05:54:34 PM PDT 24 |
Peak memory | 242436 kb |
Host | smart-2d6b42c7-b00c-4032-9443-b41bff56d274 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1852407775 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_init_fail.1852407775 |
Directory | /workspace/8.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_macro_errs.3945769327 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 5834232869 ps |
CPU time | 45.42 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:55:17 PM PDT 24 |
Peak memory | 264600 kb |
Host | smart-c3258b66-b378-4182-8f7a-bac50d8385eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3945769327 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_macro_errs.3945769327 |
Directory | /workspace/8.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_key_req.1208453000 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 2928215766 ps |
CPU time | 44 seconds |
Started | Jul 25 05:54:36 PM PDT 24 |
Finished | Jul 25 05:55:20 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-48895c2f-fa09-46ae-a143-608df4bd5501 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1208453000 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_key_req.1208453000 |
Directory | /workspace/8.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_esc.1759704465 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 540589830 ps |
CPU time | 12.42 seconds |
Started | Jul 25 05:54:31 PM PDT 24 |
Finished | Jul 25 05:54:43 PM PDT 24 |
Peak memory | 242340 kb |
Host | smart-85054208-1d7b-4b70-904f-da08e5d698cc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1759704465 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_esc.1759704465 |
Directory | /workspace/8.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_parallel_lc_req.2872939951 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 3123050422 ps |
CPU time | 26.33 seconds |
Started | Jul 25 05:54:32 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 242800 kb |
Host | smart-a6e28aa2-5b32-4c6d-a829-b603946e4f15 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2872939951 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_parallel_lc_req.2872939951 |
Directory | /workspace/8.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_regwen.727420440 |
Short name | T1100 |
Test name | |
Test status | |
Simulation time | 147694890 ps |
CPU time | 4.91 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:47 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-67f48b05-efcd-43fe-96d0-13f332459119 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=727420440 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_regwen.727420440 |
Directory | /workspace/8.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_smoke.2193025790 |
Short name | T1162 |
Test name | |
Test status | |
Simulation time | 688109191 ps |
CPU time | 11.77 seconds |
Started | Jul 25 05:54:36 PM PDT 24 |
Finished | Jul 25 05:54:48 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-3e395af8-9c53-4d8f-9a81-4e6f0f201d40 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2193025790 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_smoke.2193025790 |
Directory | /workspace/8.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_stress_all_with_rand_reset.3465125138 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 112652718721 ps |
CPU time | 2891.2 seconds |
Started | Jul 25 05:54:45 PM PDT 24 |
Finished | Jul 25 06:42:57 PM PDT 24 |
Peak memory | 269196 kb |
Host | smart-b24cfb9e-981d-4ab1-82fa-b8e12de2d03a |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3465125138 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_stress_all_with_rand_reset.3465125138 |
Directory | /workspace/8.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/8.otp_ctrl_test_access.855506757 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 2812480226 ps |
CPU time | 20.7 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:55:03 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-bd35dc18-d3e2-45c1-8d59-0f16dad38c8a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=855506757 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.otp_ctrl_test_access.855506757 |
Directory | /workspace/8.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_init_fail.2755370913 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 194948639 ps |
CPU time | 4.72 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 05:57:23 PM PDT 24 |
Peak memory | 242376 kb |
Host | smart-5e5ccb9d-267e-4730-928a-98a58331e9dc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2755370913 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_init_fail.2755370913 |
Directory | /workspace/80.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_parallel_lc_esc.963315078 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 2125550591 ps |
CPU time | 7.92 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 05:57:26 PM PDT 24 |
Peak memory | 242744 kb |
Host | smart-da1fa0c8-489c-4681-a770-4421ddcf7675 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=963315078 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_parallel_lc_esc.963315078 |
Directory | /workspace/80.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/80.otp_ctrl_stress_all_with_rand_reset.158701231 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 358719024997 ps |
CPU time | 1721.21 seconds |
Started | Jul 25 05:57:16 PM PDT 24 |
Finished | Jul 25 06:25:58 PM PDT 24 |
Peak memory | 301052 kb |
Host | smart-586061ef-fd7d-4cc2-acfd-8e3469596b42 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=158701231 -assert nopo stproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 80.otp_ctrl_stress_all_with_rand_reset.158701231 |
Directory | /workspace/80.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_init_fail.1069670 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 498333268 ps |
CPU time | 4.19 seconds |
Started | Jul 25 05:57:15 PM PDT 24 |
Finished | Jul 25 05:57:20 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-fd53546e-4a7e-4068-9ad9-43e1ad1534b3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1069670 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_init_fail.1069670 |
Directory | /workspace/81.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_parallel_lc_esc.3369124300 |
Short name | T1148 |
Test name | |
Test status | |
Simulation time | 1073136792 ps |
CPU time | 8.63 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 05:57:27 PM PDT 24 |
Peak memory | 242184 kb |
Host | smart-4d7daa2a-9c6b-4aae-b08e-ce574930b4d9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3369124300 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_parallel_lc_esc.3369124300 |
Directory | /workspace/81.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/81.otp_ctrl_stress_all_with_rand_reset.2630209920 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 17099954047 ps |
CPU time | 425.45 seconds |
Started | Jul 25 05:57:20 PM PDT 24 |
Finished | Jul 25 06:04:25 PM PDT 24 |
Peak memory | 309840 kb |
Host | smart-aacfd859-4eac-4a78-a508-357262b6e45d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2630209920 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 81.otp_ctrl_stress_all_with_rand_reset.2630209920 |
Directory | /workspace/81.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_init_fail.2095982201 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 1462181333 ps |
CPU time | 3.29 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 05:57:20 PM PDT 24 |
Peak memory | 242304 kb |
Host | smart-5fc6c103-ffec-4aa9-9ea8-b4d2634f9f88 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2095982201 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_init_fail.2095982201 |
Directory | /workspace/82.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/82.otp_ctrl_parallel_lc_esc.4075645057 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 874859517 ps |
CPU time | 12.08 seconds |
Started | Jul 25 05:57:16 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 242160 kb |
Host | smart-a39cf614-3bf2-4513-8d19-e03ad4a22167 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4075645057 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 82.otp_ctrl_parallel_lc_esc.4075645057 |
Directory | /workspace/82.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_parallel_lc_esc.1318627793 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 145915164 ps |
CPU time | 5.8 seconds |
Started | Jul 25 05:57:16 PM PDT 24 |
Finished | Jul 25 05:57:22 PM PDT 24 |
Peak memory | 242384 kb |
Host | smart-cbb08e79-eef1-4f31-8546-c31b649db098 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1318627793 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_parallel_lc_esc.1318627793 |
Directory | /workspace/83.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/83.otp_ctrl_stress_all_with_rand_reset.2304072050 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 22951796044 ps |
CPU time | 582.95 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 06:07:00 PM PDT 24 |
Peak memory | 279492 kb |
Host | smart-cb5241c2-d874-4e57-bdef-3948bf40fff9 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2304072050 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 83.otp_ctrl_stress_all_with_rand_reset.2304072050 |
Directory | /workspace/83.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_init_fail.3556806795 |
Short name | T1152 |
Test name | |
Test status | |
Simulation time | 1480294846 ps |
CPU time | 5.25 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 242516 kb |
Host | smart-3dee628d-3ed3-4cbb-b1c9-63cdfcb07933 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3556806795 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_init_fail.3556806795 |
Directory | /workspace/84.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_parallel_lc_esc.2212662896 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 516807827 ps |
CPU time | 6.34 seconds |
Started | Jul 25 05:57:20 PM PDT 24 |
Finished | Jul 25 05:57:27 PM PDT 24 |
Peak memory | 242532 kb |
Host | smart-ecaa1caa-942a-456d-96b9-5e56642b23df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2212662896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_parallel_lc_esc.2212662896 |
Directory | /workspace/84.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/84.otp_ctrl_stress_all_with_rand_reset.2663701606 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 1061216994059 ps |
CPU time | 3184.48 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 06:50:22 PM PDT 24 |
Peak memory | 316368 kb |
Host | smart-baed2430-1c82-4f6f-89cf-929113eee0fd |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2663701606 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 84.otp_ctrl_stress_all_with_rand_reset.2663701606 |
Directory | /workspace/84.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_init_fail.285627113 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 118824799 ps |
CPU time | 3.7 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 05:57:21 PM PDT 24 |
Peak memory | 242696 kb |
Host | smart-14e29529-6cb6-4d2f-a736-352b401f54e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=285627113 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_init_fail.285627113 |
Directory | /workspace/85.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/85.otp_ctrl_parallel_lc_esc.577809844 |
Short name | T1117 |
Test name | |
Test status | |
Simulation time | 445330018 ps |
CPU time | 13.4 seconds |
Started | Jul 25 05:57:19 PM PDT 24 |
Finished | Jul 25 05:57:32 PM PDT 24 |
Peak memory | 242588 kb |
Host | smart-7ab86554-7086-45a5-a5e9-581a4dfe6bda |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=577809844 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 85.otp_ctrl_parallel_lc_esc.577809844 |
Directory | /workspace/85.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_init_fail.2185749764 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 522380626 ps |
CPU time | 4.26 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 05:57:22 PM PDT 24 |
Peak memory | 242352 kb |
Host | smart-6be054f8-e7e3-420c-980c-1d2a87f1c590 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2185749764 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_init_fail.2185749764 |
Directory | /workspace/86.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_parallel_lc_esc.2159599389 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 379530083 ps |
CPU time | 7.29 seconds |
Started | Jul 25 05:57:15 PM PDT 24 |
Finished | Jul 25 05:57:23 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-7f020f5d-e654-4a2f-b43f-9118871c7afd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2159599389 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_parallel_lc_esc.2159599389 |
Directory | /workspace/86.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/86.otp_ctrl_stress_all_with_rand_reset.3543712187 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 113767709404 ps |
CPU time | 1144.52 seconds |
Started | Jul 25 05:57:16 PM PDT 24 |
Finished | Jul 25 06:16:21 PM PDT 24 |
Peak memory | 258028 kb |
Host | smart-a8f29184-09cd-42f2-b489-86e5e2468d0f |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3543712187 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 86.otp_ctrl_stress_all_with_rand_reset.3543712187 |
Directory | /workspace/86.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_init_fail.3256321047 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 2250572347 ps |
CPU time | 6.82 seconds |
Started | Jul 25 05:57:20 PM PDT 24 |
Finished | Jul 25 05:57:27 PM PDT 24 |
Peak memory | 242380 kb |
Host | smart-2df810b2-a26b-4f17-8886-e950de9cceeb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3256321047 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_init_fail.3256321047 |
Directory | /workspace/87.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_parallel_lc_esc.2745831468 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 308783007 ps |
CPU time | 5.01 seconds |
Started | Jul 25 05:57:20 PM PDT 24 |
Finished | Jul 25 05:57:25 PM PDT 24 |
Peak memory | 242592 kb |
Host | smart-96dd7b1a-5af0-438f-9de1-15db84adaf3f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2745831468 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_parallel_lc_esc.2745831468 |
Directory | /workspace/87.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/87.otp_ctrl_stress_all_with_rand_reset.60844591 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 57566574103 ps |
CPU time | 300.06 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 06:02:18 PM PDT 24 |
Peak memory | 257248 kb |
Host | smart-b039f4fc-1a92-47fe-9ec2-1783d60626dc |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=60844591 -assert nopos tproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 87.otp_ctrl_stress_all_with_rand_reset.60844591 |
Directory | /workspace/87.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_init_fail.2388372818 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 174558439 ps |
CPU time | 4.75 seconds |
Started | Jul 25 05:57:15 PM PDT 24 |
Finished | Jul 25 05:57:20 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-ff7fefc9-29bb-4545-bf30-f496791b04f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2388372818 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_init_fail.2388372818 |
Directory | /workspace/88.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/88.otp_ctrl_parallel_lc_esc.142688925 |
Short name | T1182 |
Test name | |
Test status | |
Simulation time | 227297155 ps |
CPU time | 4.57 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 05:57:23 PM PDT 24 |
Peak memory | 242216 kb |
Host | smart-26d3371a-238e-483e-9a69-0dbdb2fd523a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=142688925 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 88.otp_ctrl_parallel_lc_esc.142688925 |
Directory | /workspace/88.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_init_fail.2696010861 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 154724071 ps |
CPU time | 3.96 seconds |
Started | Jul 25 05:57:20 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 242496 kb |
Host | smart-a2bc114c-34ac-4fc4-a009-02c36be83557 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2696010861 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_init_fail.2696010861 |
Directory | /workspace/89.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_parallel_lc_esc.1600844842 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 480667192 ps |
CPU time | 6.41 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 05:57:23 PM PDT 24 |
Peak memory | 242428 kb |
Host | smart-89f0bea8-bfc0-4b5b-869c-d2b138efe103 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1600844842 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_parallel_lc_esc.1600844842 |
Directory | /workspace/89.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/89.otp_ctrl_stress_all_with_rand_reset.3981845537 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 19595702319 ps |
CPU time | 244.73 seconds |
Started | Jul 25 05:57:18 PM PDT 24 |
Finished | Jul 25 06:01:22 PM PDT 24 |
Peak memory | 258336 kb |
Host | smart-a56d7f3a-a76b-4526-b051-381575c97fc4 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3981845537 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 89.otp_ctrl_stress_all_with_rand_reset.3981845537 |
Directory | /workspace/89.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_alert_test.3950392943 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 142597759 ps |
CPU time | 2.03 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:44 PM PDT 24 |
Peak memory | 240908 kb |
Host | smart-d9700a49-e74a-41e7-a07f-05bc9b3ffca6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3950392943 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_alert_test.3950392943 |
Directory | /workspace/9.otp_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_background_chks.1118002485 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 2097524456 ps |
CPU time | 15.48 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:54:58 PM PDT 24 |
Peak memory | 242484 kb |
Host | smart-cbef5c50-132d-4f38-beea-aed7d35bda67 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1118002485 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_background_chks_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_background_chks.1118002485 |
Directory | /workspace/9.otp_ctrl_background_chks/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_errs.2379925664 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 398246504 ps |
CPU time | 10.33 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242272 kb |
Host | smart-8ccb04f8-7e0c-4e72-b642-cb3a9a8a758a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2379925664 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_errs_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_errs.2379925664 |
Directory | /workspace/9.otp_ctrl_dai_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_dai_lock.4127540907 |
Short name | T1195 |
Test name | |
Test status | |
Simulation time | 2228442454 ps |
CPU time | 19.09 seconds |
Started | Jul 25 05:54:45 PM PDT 24 |
Finished | Jul 25 05:55:04 PM PDT 24 |
Peak memory | 242524 kb |
Host | smart-02903704-390c-40c6-8d4d-b7b296ba11d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4127540907 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_dai_lock_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_dai_lock.4127540907 |
Directory | /workspace/9.otp_ctrl_dai_lock/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_init_fail.1341805116 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 237935839 ps |
CPU time | 4.11 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:54:47 PM PDT 24 |
Peak memory | 242408 kb |
Host | smart-e93e0dc1-5661-4994-96be-067ca217b70c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1341805116 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_init_fail.1341805116 |
Directory | /workspace/9.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_macro_errs.2853951895 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 1954751827 ps |
CPU time | 25.2 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:55:05 PM PDT 24 |
Peak memory | 242416 kb |
Host | smart-c0aee49b-4d00-4264-8bf2-7328bcda68a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2853951895 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_macro_errs_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_macro_errs.2853951895 |
Directory | /workspace/9.otp_ctrl_macro_errs/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_key_req.2875610250 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 3955213882 ps |
CPU time | 28.61 seconds |
Started | Jul 25 05:54:42 PM PDT 24 |
Finished | Jul 25 05:55:11 PM PDT 24 |
Peak memory | 243144 kb |
Host | smart-ed36b4ba-2ea9-4906-be10-a2310e71e811 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2875610250 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_key_req_vseq +en_cov=1 -c m line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_key_req.2875610250 |
Directory | /workspace/9.otp_ctrl_parallel_key_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_esc.3474879194 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 108997681 ps |
CPU time | 4.82 seconds |
Started | Jul 25 05:54:49 PM PDT 24 |
Finished | Jul 25 05:54:54 PM PDT 24 |
Peak memory | 242232 kb |
Host | smart-37c1a33e-6a14-4bc8-ba77-c746b1d22979 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3474879194 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_esc.3474879194 |
Directory | /workspace/9.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_parallel_lc_req.4162676284 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 12224930054 ps |
CPU time | 44.24 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:55:24 PM PDT 24 |
Peak memory | 242452 kb |
Host | smart-cf2eaec2-e1c3-448d-a312-40033824523a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4162676284 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_req_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_parallel_lc_req.4162676284 |
Directory | /workspace/9.otp_ctrl_parallel_lc_req/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_regwen.3205975117 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 4139711617 ps |
CPU time | 10.5 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:54:53 PM PDT 24 |
Peak memory | 242512 kb |
Host | smart-976301af-df34-4262-aa0a-40836b6c6108 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3205975117 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_regwen_vseq +en_cov =1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_regwen.3205975117 |
Directory | /workspace/9.otp_ctrl_regwen/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_smoke.2314069402 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 4389623605 ps |
CPU time | 12.75 seconds |
Started | Jul 25 05:54:40 PM PDT 24 |
Finished | Jul 25 05:54:53 PM PDT 24 |
Peak memory | 242708 kb |
Host | smart-73276ebb-8bf9-4ba3-a584-7d45445c524b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2314069402 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_smoke_vseq +en_cov=1 -cm line+cond +fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_smoke.2314069402 |
Directory | /workspace/9.otp_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.otp_ctrl_test_access.3984788085 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 307381785 ps |
CPU time | 4.31 seconds |
Started | Jul 25 05:54:43 PM PDT 24 |
Finished | Jul 25 05:54:48 PM PDT 24 |
Peak memory | 242464 kb |
Host | smart-e05e6ae9-b9ed-4c35-b6c0-f3d5073548f5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3984788085 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_test_access_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.otp_ctrl_test_access.3984788085 |
Directory | /workspace/9.otp_ctrl_test_access/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_init_fail.1097212159 |
Short name | T1174 |
Test name | |
Test status | |
Simulation time | 279574004 ps |
CPU time | 4.26 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 05:57:21 PM PDT 24 |
Peak memory | 242680 kb |
Host | smart-c8711af8-ac89-448c-a14d-ec5270dcc106 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1097212159 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_init_fail.1097212159 |
Directory | /workspace/90.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_parallel_lc_esc.822291866 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 234114493 ps |
CPU time | 11.37 seconds |
Started | Jul 25 05:57:17 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 242092 kb |
Host | smart-7463f292-9c15-44ee-8961-dce188ea1cdd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=822291866 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_parallel_lc_esc.822291866 |
Directory | /workspace/90.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/90.otp_ctrl_stress_all_with_rand_reset.3207075417 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 33425937922 ps |
CPU time | 486.05 seconds |
Started | Jul 25 05:57:20 PM PDT 24 |
Finished | Jul 25 06:05:27 PM PDT 24 |
Peak memory | 330040 kb |
Host | smart-737b136d-9f30-4fbb-b560-0273428db298 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3207075417 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 90.otp_ctrl_stress_all_with_rand_reset.3207075417 |
Directory | /workspace/90.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_init_fail.2503588847 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 436416348 ps |
CPU time | 4.74 seconds |
Started | Jul 25 05:57:19 PM PDT 24 |
Finished | Jul 25 05:57:24 PM PDT 24 |
Peak memory | 242488 kb |
Host | smart-fb2e28df-eaa3-4a32-a856-640836c96450 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2503588847 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_init_fail.2503588847 |
Directory | /workspace/91.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_parallel_lc_esc.3660233514 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 285022019 ps |
CPU time | 15.07 seconds |
Started | Jul 25 05:57:43 PM PDT 24 |
Finished | Jul 25 05:57:58 PM PDT 24 |
Peak memory | 242164 kb |
Host | smart-0e520f00-5e28-46d4-917c-6a75e377523c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3660233514 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_parallel_lc_esc.3660233514 |
Directory | /workspace/91.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/91.otp_ctrl_stress_all_with_rand_reset.1436963397 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 20793557819 ps |
CPU time | 514.66 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 06:06:02 PM PDT 24 |
Peak memory | 281284 kb |
Host | smart-d974ce2f-6625-48af-942a-a6bdb5d161a0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1436963397 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 91.otp_ctrl_stress_all_with_rand_reset.1436963397 |
Directory | /workspace/91.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_init_fail.2596131713 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 232604452 ps |
CPU time | 4.79 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 05:57:31 PM PDT 24 |
Peak memory | 242520 kb |
Host | smart-99bbf40c-b7dc-4070-81b9-5ecbedb9451e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2596131713 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_init_fail.2596131713 |
Directory | /workspace/92.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_parallel_lc_esc.1216956066 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 273117473 ps |
CPU time | 7.8 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:36 PM PDT 24 |
Peak memory | 242248 kb |
Host | smart-fa55136a-76e4-4b65-8b78-092f1fa16955 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1216956066 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_parallel_lc_esc.1216956066 |
Directory | /workspace/92.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/92.otp_ctrl_stress_all_with_rand_reset.5359014 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 70908243948 ps |
CPU time | 789.52 seconds |
Started | Jul 25 05:57:27 PM PDT 24 |
Finished | Jul 25 06:10:37 PM PDT 24 |
Peak memory | 290420 kb |
Host | smart-4d954352-d02a-43af-9b48-63893d1bcf01 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=5359014 -assert nopost proc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage /default.vdb -cm_log /dev/null -cm_name 92.otp_ctrl_stress_all_with_rand_reset.5359014 |
Directory | /workspace/92.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_init_fail.2488011608 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 2218320387 ps |
CPU time | 5.71 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 05:57:32 PM PDT 24 |
Peak memory | 242552 kb |
Host | smart-bacd68e9-4bcf-460d-8d94-1e96c35ca175 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2488011608 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_init_fail.2488011608 |
Directory | /workspace/93.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_parallel_lc_esc.2577605203 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 3311519046 ps |
CPU time | 13.5 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 05:57:40 PM PDT 24 |
Peak memory | 242752 kb |
Host | smart-0815dd97-bcf4-4213-a993-1780475af186 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2577605203 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_parallel_lc_esc.2577605203 |
Directory | /workspace/93.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/93.otp_ctrl_stress_all_with_rand_reset.1756474061 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 189854984640 ps |
CPU time | 694.34 seconds |
Started | Jul 25 05:57:25 PM PDT 24 |
Finished | Jul 25 06:09:00 PM PDT 24 |
Peak memory | 268780 kb |
Host | smart-60fcf361-0bf8-4270-b855-10258789f61d |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1756474061 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 93.otp_ctrl_stress_all_with_rand_reset.1756474061 |
Directory | /workspace/93.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_init_fail.3687238385 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 510079711 ps |
CPU time | 4.62 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 05:57:31 PM PDT 24 |
Peak memory | 242560 kb |
Host | smart-27855cb5-1ee7-41c9-8ea4-b8293cc0bd03 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3687238385 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_init_fail.3687238385 |
Directory | /workspace/94.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_parallel_lc_esc.3424144634 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 302031986 ps |
CPU time | 3.92 seconds |
Started | Jul 25 05:57:29 PM PDT 24 |
Finished | Jul 25 05:57:33 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-3b6fc48a-4a8e-4e01-aad5-38b6361061e8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3424144634 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_parallel_lc_esc.3424144634 |
Directory | /workspace/94.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/94.otp_ctrl_stress_all_with_rand_reset.4239045582 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 55763969541 ps |
CPU time | 936.51 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 06:13:03 PM PDT 24 |
Peak memory | 257276 kb |
Host | smart-bb701c5c-d8cf-47b1-82dd-cbc90011e019 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4239045582 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 94.otp_ctrl_stress_all_with_rand_reset.4239045582 |
Directory | /workspace/94.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_init_fail.906314901 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 265174650 ps |
CPU time | 4.46 seconds |
Started | Jul 25 05:57:27 PM PDT 24 |
Finished | Jul 25 05:57:32 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-0d9f6316-8248-441c-abdc-39c0f18e2902 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=906314901 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_init_fail.906314901 |
Directory | /workspace/95.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_parallel_lc_esc.1178362536 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 571487646 ps |
CPU time | 8.94 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 05:57:35 PM PDT 24 |
Peak memory | 242224 kb |
Host | smart-f6ec161d-4e03-4d8e-9552-031a982b2332 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1178362536 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_parallel_lc_esc.1178362536 |
Directory | /workspace/95.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/95.otp_ctrl_stress_all_with_rand_reset.2569367251 |
Short name | T1188 |
Test name | |
Test status | |
Simulation time | 36075499189 ps |
CPU time | 501.06 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 06:05:47 PM PDT 24 |
Peak memory | 293104 kb |
Host | smart-1dc5f270-0dbf-4dfd-8b30-0cf31dc89115 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2569367251 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 95.otp_ctrl_stress_all_with_rand_reset.2569367251 |
Directory | /workspace/95.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_init_fail.1364397870 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 163858936 ps |
CPU time | 3.69 seconds |
Started | Jul 25 05:57:26 PM PDT 24 |
Finished | Jul 25 05:57:30 PM PDT 24 |
Peak memory | 242700 kb |
Host | smart-04db4e47-3e28-42f3-99cc-8a63ef7c812b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1364397870 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_init_fail.1364397870 |
Directory | /workspace/96.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_parallel_lc_esc.3112986896 |
Short name | T1115 |
Test name | |
Test status | |
Simulation time | 655676022 ps |
CPU time | 10.67 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:39 PM PDT 24 |
Peak memory | 242788 kb |
Host | smart-8cead675-8f1d-4e6d-9a47-cfdd153df2c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3112986896 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_parallel_lc_esc.3112986896 |
Directory | /workspace/96.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/96.otp_ctrl_stress_all_with_rand_reset.1491910075 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 65839513068 ps |
CPU time | 1132.04 seconds |
Started | Jul 25 05:57:29 PM PDT 24 |
Finished | Jul 25 06:16:22 PM PDT 24 |
Peak memory | 257524 kb |
Host | smart-9cda9717-1efa-42fe-8fc3-a2c93e5058b0 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1491910075 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 96.otp_ctrl_stress_all_with_rand_reset.1491910075 |
Directory | /workspace/96.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_init_fail.2458646138 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 494502234 ps |
CPU time | 5.51 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 05:57:33 PM PDT 24 |
Peak memory | 242388 kb |
Host | smart-98967bc9-3eda-434b-ada8-75fb8f150bfc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2458646138 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_init_fail.2458646138 |
Directory | /workspace/97.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_parallel_lc_esc.143145865 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 396110919 ps |
CPU time | 9.12 seconds |
Started | Jul 25 05:57:27 PM PDT 24 |
Finished | Jul 25 05:57:36 PM PDT 24 |
Peak memory | 242600 kb |
Host | smart-3178f9bb-31cb-4001-a647-0a1b73c96a92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=143145865 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_parallel_lc_esc.143145865 |
Directory | /workspace/97.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/97.otp_ctrl_stress_all_with_rand_reset.2626201996 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 17915953809 ps |
CPU time | 362.75 seconds |
Started | Jul 25 05:57:27 PM PDT 24 |
Finished | Jul 25 06:03:30 PM PDT 24 |
Peak memory | 274188 kb |
Host | smart-e3a70900-c6f6-45e3-a9e3-386a276d7e48 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2626201996 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 97.otp_ctrl_stress_all_with_rand_reset.2626201996 |
Directory | /workspace/97.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_init_fail.2588344276 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 239080846 ps |
CPU time | 3.47 seconds |
Started | Jul 25 05:57:25 PM PDT 24 |
Finished | Jul 25 05:57:28 PM PDT 24 |
Peak memory | 242360 kb |
Host | smart-130acc6a-88cc-4bc3-8013-cafc300d2c9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2588344276 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_init_fail.2588344276 |
Directory | /workspace/98.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_parallel_lc_esc.3882714832 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 1278547322 ps |
CPU time | 23.04 seconds |
Started | Jul 25 05:57:27 PM PDT 24 |
Finished | Jul 25 05:57:50 PM PDT 24 |
Peak memory | 242328 kb |
Host | smart-605dfd6d-027a-444c-956b-fe342363f8f0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3882714832 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_parallel_lc_esc.3882714832 |
Directory | /workspace/98.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/98.otp_ctrl_stress_all_with_rand_reset.1241173887 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 354597722637 ps |
CPU time | 2237.57 seconds |
Started | Jul 25 05:57:28 PM PDT 24 |
Finished | Jul 25 06:34:46 PM PDT 24 |
Peak memory | 299364 kb |
Host | smart-d18e6bb6-45cc-4af9-a433-a3a987ccc9e1 |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1241173887 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 98.otp_ctrl_stress_all_with_rand_reset.1241173887 |
Directory | /workspace/98.otp_ctrl_stress_all_with_rand_reset/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_init_fail.942559346 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 148395609 ps |
CPU time | 4.29 seconds |
Started | Jul 25 05:57:32 PM PDT 24 |
Finished | Jul 25 05:57:37 PM PDT 24 |
Peak memory | 242540 kb |
Host | smart-b2205c50-3f57-47f1-9faf-6abe43ef2c97 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=942559346 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_init_fail_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_init_fail.942559346 |
Directory | /workspace/99.otp_ctrl_init_fail/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_parallel_lc_esc.4103962228 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 407208542 ps |
CPU time | 4.71 seconds |
Started | Jul 25 05:57:38 PM PDT 24 |
Finished | Jul 25 05:57:43 PM PDT 24 |
Peak memory | 242120 kb |
Host | smart-6d1e9641-60ff-4db8-89f2-9dae8dcd443b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4103962228 -assert nopostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_parallel_lc_esc_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_parallel_lc_esc.4103962228 |
Directory | /workspace/99.otp_ctrl_parallel_lc_esc/latest |
Test location | /workspace/coverage/default/99.otp_ctrl_stress_all_with_rand_reset.1268229006 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 49027991062 ps |
CPU time | 949.2 seconds |
Started | Jul 25 05:57:25 PM PDT 24 |
Finished | Jul 25 06:13:14 PM PDT 24 |
Peak memory | 463836 kb |
Host | smart-4ea3f90a-cbab-429b-a2d2-65aa8f6d6aed |
User | root |
Command | /workspace/default/simv +run_stress_all_with_rand_reset +test_timeout_ns=10000000000 +stress_seq=otp_ctrl_stress_all_vseq +cdc_instrumentation_enabled =1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1268229006 -assert nop ostproc +UVM_TESTNAME=otp_ctrl_base_test +UVM_TEST_SEQ=otp_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 99.otp_ctrl_stress_all_with_rand_reset.1268229006 |
Directory | /workspace/99.otp_ctrl_stress_all_with_rand_reset/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |