Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474529611 |
561884 |
0 |
0 |
T1 |
29945 |
70 |
0 |
0 |
T2 |
13312 |
0 |
0 |
0 |
T3 |
52976 |
0 |
0 |
0 |
T4 |
118435 |
94 |
0 |
0 |
T5 |
85309 |
686 |
0 |
0 |
T6 |
13837 |
0 |
0 |
0 |
T10 |
29553 |
274 |
0 |
0 |
T11 |
143261 |
3149 |
0 |
0 |
T12 |
103330 |
362 |
0 |
0 |
T13 |
103101 |
0 |
0 |
0 |
T29 |
0 |
564 |
0 |
0 |
T42 |
0 |
682 |
0 |
0 |
T101 |
0 |
186 |
0 |
0 |
T102 |
0 |
284 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
474529611 |
561817 |
0 |
0 |
T1 |
29945 |
70 |
0 |
0 |
T2 |
13312 |
0 |
0 |
0 |
T3 |
52976 |
0 |
0 |
0 |
T4 |
118435 |
94 |
0 |
0 |
T5 |
85309 |
686 |
0 |
0 |
T6 |
13837 |
0 |
0 |
0 |
T10 |
29553 |
274 |
0 |
0 |
T11 |
143261 |
3149 |
0 |
0 |
T12 |
103330 |
362 |
0 |
0 |
T13 |
103101 |
0 |
0 |
0 |
T29 |
0 |
564 |
0 |
0 |
T42 |
0 |
682 |
0 |
0 |
T101 |
0 |
186 |
0 |
0 |
T102 |
0 |
284 |
0 |
0 |