Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471208209 |
530802 |
0 |
0 |
T1 |
11625 |
94 |
0 |
0 |
T2 |
38656 |
0 |
0 |
0 |
T3 |
11965 |
96 |
0 |
0 |
T4 |
88698 |
0 |
0 |
0 |
T5 |
26615 |
66 |
0 |
0 |
T6 |
10710 |
0 |
0 |
0 |
T7 |
0 |
1590 |
0 |
0 |
T10 |
11230 |
0 |
0 |
0 |
T11 |
67376 |
140 |
0 |
0 |
T12 |
55042 |
374 |
0 |
0 |
T13 |
11151 |
0 |
0 |
0 |
T16 |
0 |
378 |
0 |
0 |
T29 |
0 |
746 |
0 |
0 |
T30 |
0 |
1410 |
0 |
0 |
T98 |
0 |
280 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
471208209 |
530739 |
0 |
0 |
T1 |
11625 |
94 |
0 |
0 |
T2 |
38656 |
0 |
0 |
0 |
T3 |
11965 |
96 |
0 |
0 |
T4 |
88698 |
0 |
0 |
0 |
T5 |
26615 |
66 |
0 |
0 |
T6 |
10710 |
0 |
0 |
0 |
T7 |
0 |
1590 |
0 |
0 |
T10 |
11230 |
0 |
0 |
0 |
T11 |
67376 |
140 |
0 |
0 |
T12 |
55042 |
374 |
0 |
0 |
T13 |
11151 |
0 |
0 |
0 |
T16 |
0 |
378 |
0 |
0 |
T29 |
0 |
746 |
0 |
0 |
T30 |
0 |
1410 |
0 |
0 |
T98 |
0 |
280 |
0 |
0 |