Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
507520713 |
522802 |
0 |
0 |
| T4 |
88237 |
1012 |
0 |
0 |
| T5 |
310233 |
2884 |
0 |
0 |
| T6 |
78506 |
840 |
0 |
0 |
| T7 |
0 |
7210 |
0 |
0 |
| T8 |
26183 |
0 |
0 |
0 |
| T9 |
20684 |
0 |
0 |
0 |
| T10 |
13849 |
0 |
0 |
0 |
| T11 |
49859 |
0 |
0 |
0 |
| T12 |
14307 |
0 |
0 |
0 |
| T13 |
0 |
4774 |
0 |
0 |
| T14 |
0 |
468 |
0 |
0 |
| T16 |
75185 |
570 |
0 |
0 |
| T61 |
12051 |
0 |
0 |
0 |
| T69 |
0 |
382 |
0 |
0 |
| T101 |
0 |
380 |
0 |
0 |
| T109 |
0 |
94 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
507520713 |
522753 |
0 |
0 |
| T4 |
88237 |
1012 |
0 |
0 |
| T5 |
310233 |
2884 |
0 |
0 |
| T6 |
78506 |
840 |
0 |
0 |
| T7 |
0 |
7210 |
0 |
0 |
| T8 |
26183 |
0 |
0 |
0 |
| T9 |
20684 |
0 |
0 |
0 |
| T10 |
13849 |
0 |
0 |
0 |
| T11 |
49859 |
0 |
0 |
0 |
| T12 |
14307 |
0 |
0 |
0 |
| T13 |
0 |
4774 |
0 |
0 |
| T14 |
0 |
468 |
0 |
0 |
| T16 |
75185 |
570 |
0 |
0 |
| T61 |
12051 |
0 |
0 |
0 |
| T69 |
0 |
382 |
0 |
0 |
| T101 |
0 |
380 |
0 |
0 |
| T109 |
0 |
94 |
0 |
0 |