Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
485267964 |
526606 |
0 |
0 |
| T3 |
77057 |
940 |
0 |
0 |
| T4 |
11406 |
0 |
0 |
0 |
| T5 |
4679 |
0 |
0 |
0 |
| T6 |
65643 |
286 |
0 |
0 |
| T7 |
0 |
850 |
0 |
0 |
| T8 |
0 |
70 |
0 |
0 |
| T9 |
0 |
1014 |
0 |
0 |
| T10 |
10040 |
0 |
0 |
0 |
| T11 |
6040 |
0 |
0 |
0 |
| T12 |
10914 |
0 |
0 |
0 |
| T13 |
9832 |
0 |
0 |
0 |
| T16 |
0 |
2942 |
0 |
0 |
| T46 |
15566 |
0 |
0 |
0 |
| T59 |
0 |
175 |
0 |
0 |
| T65 |
0 |
5415 |
0 |
0 |
| T95 |
11060 |
0 |
0 |
0 |
| T96 |
0 |
78 |
0 |
0 |
| T97 |
0 |
592 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
485267964 |
526562 |
0 |
0 |
| T3 |
77057 |
940 |
0 |
0 |
| T4 |
11406 |
0 |
0 |
0 |
| T5 |
4679 |
0 |
0 |
0 |
| T6 |
65643 |
286 |
0 |
0 |
| T7 |
0 |
850 |
0 |
0 |
| T8 |
0 |
70 |
0 |
0 |
| T9 |
0 |
1014 |
0 |
0 |
| T10 |
10040 |
0 |
0 |
0 |
| T11 |
6040 |
0 |
0 |
0 |
| T12 |
10914 |
0 |
0 |
0 |
| T13 |
9832 |
0 |
0 |
0 |
| T16 |
0 |
2942 |
0 |
0 |
| T46 |
15566 |
0 |
0 |
0 |
| T59 |
0 |
175 |
0 |
0 |
| T65 |
0 |
5415 |
0 |
0 |
| T95 |
11060 |
0 |
0 |
0 |
| T96 |
0 |
78 |
0 |
0 |
| T97 |
0 |
592 |
0 |
0 |