Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496779769 |
545070 |
0 |
0 |
T1 |
666130 |
64 |
0 |
0 |
T2 |
5515 |
0 |
0 |
0 |
T3 |
44290 |
0 |
0 |
0 |
T4 |
49673 |
280 |
0 |
0 |
T5 |
13926 |
94 |
0 |
0 |
T6 |
9289 |
0 |
0 |
0 |
T7 |
12222 |
0 |
0 |
0 |
T8 |
576854 |
8653 |
0 |
0 |
T16 |
11280 |
0 |
0 |
0 |
T17 |
264736 |
132 |
0 |
0 |
T24 |
0 |
774 |
0 |
0 |
T25 |
0 |
564 |
0 |
0 |
T32 |
0 |
198 |
0 |
0 |
T41 |
0 |
280 |
0 |
0 |
T101 |
0 |
208 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
496779769 |
544971 |
0 |
0 |
T1 |
666130 |
64 |
0 |
0 |
T2 |
5515 |
0 |
0 |
0 |
T3 |
44290 |
0 |
0 |
0 |
T4 |
49673 |
280 |
0 |
0 |
T5 |
13926 |
94 |
0 |
0 |
T6 |
9289 |
0 |
0 |
0 |
T7 |
12222 |
0 |
0 |
0 |
T8 |
576854 |
8653 |
0 |
0 |
T16 |
11280 |
0 |
0 |
0 |
T17 |
264736 |
132 |
0 |
0 |
T24 |
0 |
774 |
0 |
0 |
T25 |
0 |
564 |
0 |
0 |
T32 |
0 |
198 |
0 |
0 |
T41 |
0 |
280 |
0 |
0 |
T101 |
0 |
208 |
0 |
0 |