Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
436092562 |
549588 |
0 |
0 |
| T1 |
556043 |
528 |
0 |
0 |
| T2 |
591032 |
1658 |
0 |
0 |
| T3 |
10119 |
96 |
0 |
0 |
| T4 |
208103 |
926 |
0 |
0 |
| T5 |
40605 |
491 |
0 |
0 |
| T6 |
58847 |
258 |
0 |
0 |
| T7 |
9847 |
0 |
0 |
0 |
| T8 |
48110 |
554 |
0 |
0 |
| T9 |
13328 |
0 |
0 |
0 |
| T10 |
20096 |
636 |
0 |
0 |
| T14 |
0 |
2490 |
0 |
0 |
| T96 |
0 |
142 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
436092562 |
549491 |
0 |
0 |
| T1 |
556043 |
528 |
0 |
0 |
| T2 |
591032 |
1658 |
0 |
0 |
| T3 |
10119 |
96 |
0 |
0 |
| T4 |
208103 |
926 |
0 |
0 |
| T5 |
40605 |
491 |
0 |
0 |
| T6 |
58847 |
258 |
0 |
0 |
| T7 |
9847 |
0 |
0 |
0 |
| T8 |
48110 |
554 |
0 |
0 |
| T9 |
13328 |
0 |
0 |
0 |
| T10 |
20096 |
636 |
0 |
0 |
| T14 |
0 |
2489 |
0 |
0 |
| T96 |
0 |
142 |
0 |
0 |