Line Coverage for Instance : tb.dut.u_edn_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 26 | 24 | 92.31 |
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 112 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 112 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 122 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 122 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 148 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 163 | 0 | 0 | |
| CONT_ASSIGN | 164 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 174 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 191 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 62 |
1 |
1 |
| 112 |
2 |
2 |
| 118 |
2 |
2 |
| 122 |
0 |
2 |
| 126 |
2 |
2 |
| 128 |
2 |
2 |
| 148 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 163 |
|
unreachable |
| 164 |
1 |
1 |
| 174 |
1 |
1 |
| 180 |
1 |
1 |
| 182 |
1 |
1 |
| 183 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 194 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_edn_arb
| Total | Covered | Percent |
| Conditions | 49 | 32 | 65.31 |
| Logical | 49 | 32 | 65.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 118
EXPRESSION (req_i[0] & gen_normal_case.prio_mask_q[0])
----1--- ---------------2--------------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
vcs_gen_start:level=1,offset=0:vcs_gen_end:VC_COV_UNR |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 118
EXPRESSION (req_i[1] & gen_normal_case.prio_mask_q[1])
----1--- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 126
EXPRESSION (req_i[0] & gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ready_i)
----1--- ----------------------------------2---------------------------------- ---3---
| -1- | -2- | -3- | Status | Tests | Exclude Annotation |
| 0 | 1 | 1 | Excluded | |
vcs_gen_start:level=1,offset=0:vcs_gen_end:VC_COV_UNR |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 126
EXPRESSION (req_i[1] & gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ready_i)
----1--- ----------------------------------2---------------------------------- ---3---
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 128
EXPRESSION
Number Term
1 ((|req_i)) ? (gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] | (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~ready_i)))) : gen_normal_case.prio_mask_q[0])
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T4 |
LINE 128
SUB-EXPRESSION
Number Term
1 gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] |
2 (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~ready_i))))
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Unreachable | |
LINE 128
SUB-EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~ready_i)))
----------------------------------1---------------------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 128
EXPRESSION
Number Term
1 ((|req_i)) ? (gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] | (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~ready_i)))) : gen_normal_case.prio_mask_q[1])
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T4 |
LINE 128
SUB-EXPRESSION
Number Term
1 gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] |
2 (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~ready_i))))
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
LINE 128
SUB-EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~ready_i)))
----------------------------------1---------------------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 148
EXPRESSION
Number Term
1 ((~gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])) |
2 (((~gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])) & gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C1]))
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 148
SUB-EXPRESSION
Number Term
1 ((~gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])) &
2 gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
LINE 151
EXPRESSION (gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] | gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-----------------------------------1---------------------------------- -----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
LINE 155
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
LINE 156
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 161
EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 164
EXPRESSION (gen_normal_case.mask_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] | gen_normal_case.sel_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_edn_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
155 |
2 |
2 |
100.00 |
| TERNARY |
156 |
2 |
2 |
100.00 |
| TERNARY |
128 |
2 |
2 |
100.00 |
| TERNARY |
128 |
2 |
2 |
100.00 |
| IF |
191 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 155 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 156 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 128 ((|req_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 128 ((|req_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_edn_arb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
459405005 |
0 |
0 |
| T1 |
34855 |
34621 |
0 |
0 |
| T2 |
935256 |
935232 |
0 |
0 |
| T3 |
15086 |
14851 |
0 |
0 |
| T4 |
99939 |
98981 |
0 |
0 |
| T5 |
440148 |
440132 |
0 |
0 |
| T7 |
62862 |
61523 |
0 |
0 |
| T8 |
13768 |
13485 |
0 |
0 |
| T9 |
82484 |
81308 |
0 |
0 |
| T10 |
20012 |
19737 |
0 |
0 |
| T11 |
9427 |
8913 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1150 |
1150 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
276439 |
0 |
0 |
| T1 |
34855 |
70 |
0 |
0 |
| T2 |
935256 |
1174 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
225 |
0 |
0 |
| T5 |
440148 |
237 |
0 |
0 |
| T6 |
0 |
1262 |
0 |
0 |
| T7 |
62862 |
322 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
417 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
1041 |
0 |
0 |
| T86 |
0 |
744 |
0 |
0 |
| T87 |
0 |
275 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
276439 |
0 |
0 |
| T1 |
34855 |
70 |
0 |
0 |
| T2 |
935256 |
1174 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
225 |
0 |
0 |
| T5 |
440148 |
237 |
0 |
0 |
| T6 |
0 |
1262 |
0 |
0 |
| T7 |
62862 |
322 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
417 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
1041 |
0 |
0 |
| T86 |
0 |
744 |
0 |
0 |
| T87 |
0 |
275 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
459405005 |
0 |
0 |
| T1 |
34855 |
34621 |
0 |
0 |
| T2 |
935256 |
935232 |
0 |
0 |
| T3 |
15086 |
14851 |
0 |
0 |
| T4 |
99939 |
98981 |
0 |
0 |
| T5 |
440148 |
440132 |
0 |
0 |
| T7 |
62862 |
61523 |
0 |
0 |
| T8 |
13768 |
13485 |
0 |
0 |
| T9 |
82484 |
81308 |
0 |
0 |
| T10 |
20012 |
19737 |
0 |
0 |
| T11 |
9427 |
8913 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
459405005 |
0 |
0 |
| T1 |
34855 |
34621 |
0 |
0 |
| T2 |
935256 |
935232 |
0 |
0 |
| T3 |
15086 |
14851 |
0 |
0 |
| T4 |
99939 |
98981 |
0 |
0 |
| T5 |
440148 |
440132 |
0 |
0 |
| T7 |
62862 |
61523 |
0 |
0 |
| T8 |
13768 |
13485 |
0 |
0 |
| T9 |
82484 |
81308 |
0 |
0 |
| T10 |
20012 |
19737 |
0 |
0 |
| T11 |
9427 |
8913 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
276439 |
0 |
0 |
| T1 |
34855 |
70 |
0 |
0 |
| T2 |
935256 |
1174 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
225 |
0 |
0 |
| T5 |
440148 |
237 |
0 |
0 |
| T6 |
0 |
1262 |
0 |
0 |
| T7 |
62862 |
322 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
417 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
1041 |
0 |
0 |
| T86 |
0 |
744 |
0 |
0 |
| T87 |
0 |
275 |
0 |
0 |
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
26244568 |
0 |
0 |
| T1 |
34855 |
7561 |
0 |
0 |
| T2 |
935256 |
19685 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
8703 |
0 |
0 |
| T5 |
440148 |
7338 |
0 |
0 |
| T6 |
0 |
481138 |
0 |
0 |
| T7 |
62862 |
8035 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
18142 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
41169 |
0 |
0 |
| T86 |
0 |
11829 |
0 |
0 |
| T87 |
0 |
4976 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
432855763 |
0 |
0 |
| T1 |
34855 |
26990 |
0 |
0 |
| T2 |
935256 |
933146 |
0 |
0 |
| T3 |
15086 |
14851 |
0 |
0 |
| T4 |
99939 |
90052 |
0 |
0 |
| T5 |
440148 |
439375 |
0 |
0 |
| T7 |
62862 |
53159 |
0 |
0 |
| T8 |
13768 |
13485 |
0 |
0 |
| T9 |
82484 |
62749 |
0 |
0 |
| T10 |
20012 |
19737 |
0 |
0 |
| T11 |
9427 |
8913 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
276439 |
0 |
0 |
| T1 |
34855 |
70 |
0 |
0 |
| T2 |
935256 |
1174 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
225 |
0 |
0 |
| T5 |
440148 |
237 |
0 |
0 |
| T6 |
0 |
1262 |
0 |
0 |
| T7 |
62862 |
322 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
417 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
1041 |
0 |
0 |
| T86 |
0 |
744 |
0 |
0 |
| T87 |
0 |
275 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
276439 |
0 |
0 |
| T1 |
34855 |
70 |
0 |
0 |
| T2 |
935256 |
1174 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
225 |
0 |
0 |
| T5 |
440148 |
237 |
0 |
0 |
| T6 |
0 |
1262 |
0 |
0 |
| T7 |
62862 |
322 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
417 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
1041 |
0 |
0 |
| T86 |
0 |
744 |
0 |
0 |
| T87 |
0 |
275 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
26549242 |
0 |
0 |
| T1 |
34855 |
7631 |
0 |
0 |
| T2 |
935256 |
20859 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
8929 |
0 |
0 |
| T5 |
440148 |
7575 |
0 |
0 |
| T6 |
0 |
482407 |
0 |
0 |
| T7 |
62862 |
8364 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
18559 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
42213 |
0 |
0 |
| T86 |
0 |
12576 |
0 |
0 |
| T87 |
0 |
5251 |
0 |
0 |
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
26244568 |
0 |
0 |
| T1 |
34855 |
7561 |
0 |
0 |
| T2 |
935256 |
19685 |
0 |
0 |
| T3 |
15086 |
0 |
0 |
0 |
| T4 |
99939 |
8703 |
0 |
0 |
| T5 |
440148 |
7338 |
0 |
0 |
| T6 |
0 |
481138 |
0 |
0 |
| T7 |
62862 |
8035 |
0 |
0 |
| T8 |
13768 |
0 |
0 |
0 |
| T9 |
82484 |
18142 |
0 |
0 |
| T10 |
20012 |
0 |
0 |
0 |
| T11 |
9427 |
0 |
0 |
0 |
| T24 |
0 |
41169 |
0 |
0 |
| T86 |
0 |
11829 |
0 |
0 |
| T87 |
0 |
4976 |
0 |
0 |
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
0 |
0 |
1150 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460274078 |
459405005 |
0 |
0 |
| T1 |
34855 |
34621 |
0 |
0 |
| T2 |
935256 |
935232 |
0 |
0 |
| T3 |
15086 |
14851 |
0 |
0 |
| T4 |
99939 |
98981 |
0 |
0 |
| T5 |
440148 |
440132 |
0 |
0 |
| T7 |
62862 |
61523 |
0 |
0 |
| T8 |
13768 |
13485 |
0 |
0 |
| T9 |
82484 |
81308 |
0 |
0 |
| T10 |
20012 |
19737 |
0 |
0 |
| T11 |
9427 |
8913 |
0 |
0 |