Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494986487 |
535870 |
0 |
0 |
T2 |
349224 |
4412 |
0 |
0 |
T3 |
43967 |
276 |
0 |
0 |
T4 |
18253 |
94 |
0 |
0 |
T7 |
11714 |
0 |
0 |
0 |
T8 |
142819 |
806 |
0 |
0 |
T9 |
11071 |
96 |
0 |
0 |
T10 |
13879 |
90 |
0 |
0 |
T11 |
18308 |
0 |
0 |
0 |
T12 |
23361 |
94 |
0 |
0 |
T24 |
0 |
832 |
0 |
0 |
T34 |
0 |
900 |
0 |
0 |
T102 |
7394 |
0 |
0 |
0 |
T103 |
0 |
94 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
494986487 |
535784 |
0 |
0 |
T2 |
349224 |
4412 |
0 |
0 |
T3 |
43967 |
276 |
0 |
0 |
T4 |
18253 |
94 |
0 |
0 |
T7 |
11714 |
0 |
0 |
0 |
T8 |
142819 |
806 |
0 |
0 |
T9 |
11071 |
96 |
0 |
0 |
T10 |
13879 |
90 |
0 |
0 |
T11 |
18308 |
0 |
0 |
0 |
T12 |
23361 |
94 |
0 |
0 |
T24 |
0 |
832 |
0 |
0 |
T34 |
0 |
900 |
0 |
0 |
T102 |
7394 |
0 |
0 |
0 |
T103 |
0 |
94 |
0 |
0 |