Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
477016277 |
484448 |
0 |
0 |
| T1 |
37044 |
66 |
0 |
0 |
| T2 |
13289 |
0 |
0 |
0 |
| T3 |
62576 |
874 |
0 |
0 |
| T5 |
26529 |
388 |
0 |
0 |
| T6 |
15348 |
0 |
0 |
0 |
| T7 |
13155 |
0 |
0 |
0 |
| T8 |
0 |
3138 |
0 |
0 |
| T9 |
0 |
486 |
0 |
0 |
| T10 |
0 |
1742 |
0 |
0 |
| T11 |
12385 |
0 |
0 |
0 |
| T12 |
14945 |
0 |
0 |
0 |
| T13 |
9954 |
0 |
0 |
0 |
| T14 |
13064 |
0 |
0 |
0 |
| T20 |
0 |
1828 |
0 |
0 |
| T36 |
0 |
66 |
0 |
0 |
| T37 |
0 |
476 |
0 |
0 |
| T104 |
0 |
182 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
477016277 |
484390 |
0 |
0 |
| T1 |
37044 |
66 |
0 |
0 |
| T2 |
13289 |
0 |
0 |
0 |
| T3 |
62576 |
874 |
0 |
0 |
| T5 |
26529 |
388 |
0 |
0 |
| T6 |
15348 |
0 |
0 |
0 |
| T7 |
13155 |
0 |
0 |
0 |
| T8 |
0 |
3138 |
0 |
0 |
| T9 |
0 |
486 |
0 |
0 |
| T10 |
0 |
1742 |
0 |
0 |
| T11 |
12385 |
0 |
0 |
0 |
| T12 |
14945 |
0 |
0 |
0 |
| T13 |
9954 |
0 |
0 |
0 |
| T14 |
13064 |
0 |
0 |
0 |
| T20 |
0 |
1828 |
0 |
0 |
| T36 |
0 |
66 |
0 |
0 |
| T37 |
0 |
476 |
0 |
0 |
| T104 |
0 |
182 |
0 |
0 |