Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477630367 |
526687 |
0 |
0 |
T3 |
29969 |
90 |
0 |
0 |
T4 |
57616 |
74 |
0 |
0 |
T5 |
29039 |
190 |
0 |
0 |
T6 |
24698 |
0 |
0 |
0 |
T7 |
0 |
3838 |
0 |
0 |
T9 |
11393 |
0 |
0 |
0 |
T10 |
24291 |
0 |
0 |
0 |
T11 |
14940 |
0 |
0 |
0 |
T12 |
9230 |
0 |
0 |
0 |
T13 |
17167 |
0 |
0 |
0 |
T18 |
0 |
188 |
0 |
0 |
T24 |
0 |
89 |
0 |
0 |
T33 |
34909 |
94 |
0 |
0 |
T53 |
0 |
130 |
0 |
0 |
T120 |
0 |
188 |
0 |
0 |
T123 |
0 |
90 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
477630367 |
526654 |
0 |
0 |
T3 |
29969 |
90 |
0 |
0 |
T4 |
57616 |
74 |
0 |
0 |
T5 |
29039 |
190 |
0 |
0 |
T6 |
24698 |
0 |
0 |
0 |
T7 |
0 |
3838 |
0 |
0 |
T9 |
11393 |
0 |
0 |
0 |
T10 |
24291 |
0 |
0 |
0 |
T11 |
14940 |
0 |
0 |
0 |
T12 |
9230 |
0 |
0 |
0 |
T13 |
17167 |
0 |
0 |
0 |
T18 |
0 |
188 |
0 |
0 |
T24 |
0 |
83 |
0 |
0 |
T33 |
34909 |
94 |
0 |
0 |
T53 |
0 |
130 |
0 |
0 |
T120 |
0 |
188 |
0 |
0 |
T123 |
0 |
90 |
0 |
0 |