Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444126869 |
507265 |
0 |
0 |
T3 |
611023 |
1039 |
0 |
0 |
T4 |
674981 |
690 |
0 |
0 |
T5 |
45673 |
382 |
0 |
0 |
T6 |
794691 |
2686 |
0 |
0 |
T7 |
10616 |
0 |
0 |
0 |
T8 |
11696 |
0 |
0 |
0 |
T9 |
13753 |
0 |
0 |
0 |
T10 |
5189 |
0 |
0 |
0 |
T11 |
26726 |
94 |
0 |
0 |
T26 |
68242 |
390 |
0 |
0 |
T27 |
0 |
1034 |
0 |
0 |
T52 |
0 |
736 |
0 |
0 |
T62 |
0 |
678 |
0 |
0 |
T108 |
0 |
422 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444126869 |
507192 |
0 |
0 |
T3 |
611023 |
1039 |
0 |
0 |
T4 |
674981 |
690 |
0 |
0 |
T5 |
45673 |
382 |
0 |
0 |
T6 |
794691 |
2686 |
0 |
0 |
T7 |
10616 |
0 |
0 |
0 |
T8 |
11696 |
0 |
0 |
0 |
T9 |
13753 |
0 |
0 |
0 |
T10 |
5189 |
0 |
0 |
0 |
T11 |
26726 |
94 |
0 |
0 |
T26 |
68242 |
390 |
0 |
0 |
T27 |
0 |
1034 |
0 |
0 |
T52 |
0 |
736 |
0 |
0 |
T62 |
0 |
678 |
0 |
0 |
T108 |
0 |
422 |
0 |
0 |