Line Coverage for Module :
otp_ctrl_lci
| Line No. | Total | Covered | Percent |
TOTAL | | 52 | 52 | 100.00 |
CONT_ASSIGN | 114 | 1 | 1 | 100.00 |
ALWAYS | 117 | 41 | 41 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 264 | 1 | 1 | 100.00 |
CONT_ASSIGN | 265 | 1 | 1 | 100.00 |
CONT_ASSIGN | 268 | 1 | 1 | 100.00 |
ALWAYS | 274 | 3 | 3 | 100.00 |
ALWAYS | 277 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_lci.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_lci.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
114 |
1 |
1 |
117 |
1 |
1 |
120 |
1 |
1 |
121 |
1 |
1 |
124 |
1 |
1 |
127 |
1 |
1 |
128 |
1 |
1 |
131 |
1 |
1 |
132 |
1 |
1 |
135 |
1 |
1 |
136 |
1 |
1 |
138 |
1 |
1 |
142 |
1 |
1 |
143 |
1 |
1 |
144 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
151 |
1 |
1 |
152 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
161 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
179 |
1 |
1 |
180 |
1 |
1 |
|
|
|
MISSING_ELSE |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
|
|
|
MISSING_ELSE |
196 |
1 |
1 |
197 |
1 |
1 |
|
|
|
MISSING_ELSE |
206 |
1 |
1 |
207 |
1 |
1 |
|
|
|
MISSING_ELSE |
222 |
1 |
1 |
223 |
1 |
1 |
224 |
1 |
1 |
225 |
1 |
1 |
226 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
258 |
1 |
1 |
264 |
1 |
1 |
265 |
1 |
1 |
268 |
1 |
1 |
274 |
3 |
3 |
277 |
1 |
1 |
278 |
1 |
1 |
280 |
1 |
1 |
Cond Coverage for Module :
otp_ctrl_lci
| Total | Covered | Percent |
Conditions | 12 | 12 | 100.00 |
Logical | 12 | 12 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 179
EXPRESSION (otp_err_e'(otp_err_i) != NoError)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T7,T59,T158 |
LINE 185
EXPRESSION (cnt == LastLcOtpWord)
-----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T4,T5 |
LINE 190
EXPRESSION (error_d != NoError)
----------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T7,T59,T158 |
LINE 206
EXPRESSION (error_q == NoError)
----------1---------
-1- | Status | Tests |
0 | Covered | T3,T4,T10 |
1 | Covered | T20,T21,T22 |
LINE 225
EXPRESSION (error_q == NoError)
----------1---------
-1- | Status | Tests |
0 | Covered | T3,T4,T10 |
1 | Covered | T3,T4,T10 |
LINE 265
EXPRESSION (otp_req_o ? (64'(data[cnt])) : '0)
----1----
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
FSM Coverage for Module :
otp_ctrl_lci
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
5 |
5 |
100.00 |
(Not included in score) |
Transitions |
9 |
9 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
ErrorSt |
192 |
Covered |
T3,T4,T10 |
IdleSt |
144 |
Covered |
T1,T2,T3 |
ResetSt |
141 |
Covered |
T1,T2,T3 |
WriteSt |
151 |
Covered |
T1,T4,T5 |
WriteWaitSt |
164 |
Covered |
T1,T4,T5 |
transitions | Line No. | Covered | Tests |
IdleSt->ErrorSt |
223 |
Covered |
T4,T12,T7 |
IdleSt->WriteSt |
151 |
Covered |
T1,T4,T5 |
ResetSt->ErrorSt |
223 |
Covered |
T3,T10,T11 |
ResetSt->IdleSt |
144 |
Covered |
T1,T2,T3 |
WriteSt->ErrorSt |
223 |
Covered |
T338,T150,T339 |
WriteSt->WriteWaitSt |
164 |
Covered |
T1,T4,T5 |
WriteWaitSt->ErrorSt |
192 |
Covered |
T7,T59,T158 |
WriteWaitSt->IdleSt |
186 |
Covered |
T1,T4,T5 |
WriteWaitSt->WriteSt |
196 |
Covered |
T1,T4,T5 |
Branch Coverage for Module :
otp_ctrl_lci
| Line No. | Total | Covered | Percent |
Branches |
|
24 |
24 |
100.00 |
TERNARY |
265 |
2 |
2 |
100.00 |
CASE |
138 |
15 |
15 |
100.00 |
IF |
222 |
3 |
3 |
100.00 |
IF |
274 |
2 |
2 |
100.00 |
IF |
277 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_lci.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_lci.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 265 (otp_req_o) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 case (state_q)
-2-: 143 if (lci_en_i)
-3-: 150 if (lc_req_i)
-4-: 163 if (otp_gnt_i)
-5-: 173 if (otp_rvalid_i)
-6-: 179 if ((otp_err_e'(otp_err_i) != NoError))
-7-: 185 if ((cnt == LastLcOtpWord))
-8-: 190 if ((error_d != NoError))
-9-: 206 if ((error_q == NoError))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | -9- | Status | Tests |
ResetSt |
1 |
- |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
ResetSt |
0 |
- |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
IdleSt |
- |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
IdleSt |
- |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
WriteSt |
- |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
WriteSt |
- |
- |
0 |
- |
- |
- |
- |
- |
Covered |
T12,T7,T8 |
WriteWaitSt |
- |
- |
- |
1 |
1 |
- |
- |
- |
Covered |
T7,T59,T158 |
WriteWaitSt |
- |
- |
- |
1 |
0 |
- |
- |
- |
Covered |
T1,T4,T5 |
WriteWaitSt |
- |
- |
- |
1 |
- |
1 |
1 |
- |
Covered |
T7,T59,T158 |
WriteWaitSt |
- |
- |
- |
1 |
- |
1 |
0 |
- |
Covered |
T1,T4,T5 |
WriteWaitSt |
- |
- |
- |
1 |
- |
0 |
- |
- |
Covered |
T1,T4,T5 |
WriteWaitSt |
- |
- |
- |
0 |
- |
- |
- |
- |
Covered |
T1,T4,T5 |
ErrorSt |
- |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T20,T21,T22 |
ErrorSt |
- |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T3,T4,T10 |
default |
- |
- |
- |
- |
- |
- |
- |
- |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 222 if ((lc_ctrl_pkg::lc_tx_test_true_loose(escalate_en_i) || cnt_err))
-2-: 225 if ((error_q == NoError))
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T3,T4,T10 |
1 |
0 |
Covered |
T3,T4,T10 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 274 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 277 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
otp_ctrl_lci
Assertion Details
ErrorKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
LcAckKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
LcErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
LcValueMustBeWiderThanNativeOtpWidth_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1146 |
1146 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
LciIdleKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
OtpAddrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
OtpCmdKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
OtpReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
OtpSizeKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
OtpWdataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |
u_state_regs_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
452883510 |
452033508 |
0 |
0 |
T1 |
15230 |
14958 |
0 |
0 |
T2 |
13505 |
13312 |
0 |
0 |
T3 |
11512 |
11259 |
0 |
0 |
T4 |
11866 |
11676 |
0 |
0 |
T5 |
195986 |
195026 |
0 |
0 |
T6 |
8016 |
7958 |
0 |
0 |
T10 |
11380 |
11146 |
0 |
0 |
T11 |
26890 |
26475 |
0 |
0 |
T12 |
604215 |
597196 |
0 |
0 |
T13 |
21946 |
21669 |
0 |
0 |