Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
89484476 |
394602 |
0 |
0 |
| T2 |
426325 |
1902 |
0 |
0 |
| T3 |
14362 |
0 |
0 |
0 |
| T4 |
43173 |
644 |
0 |
0 |
| T5 |
302685 |
1849 |
0 |
0 |
| T6 |
78468 |
0 |
0 |
0 |
| T7 |
18058 |
0 |
0 |
0 |
| T8 |
38850 |
0 |
0 |
0 |
| T9 |
18148 |
0 |
0 |
0 |
| T10 |
12099 |
0 |
0 |
0 |
| T11 |
10219 |
0 |
0 |
0 |
| T12 |
0 |
274 |
0 |
0 |
| T16 |
0 |
1866 |
0 |
0 |
| T29 |
0 |
1821 |
0 |
0 |
| T35 |
0 |
914 |
0 |
0 |
| T41 |
0 |
850 |
0 |
0 |
| T111 |
0 |
572 |
0 |
0 |
| T118 |
0 |
196 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
89484476 |
394546 |
0 |
0 |
| T2 |
426325 |
1902 |
0 |
0 |
| T3 |
14362 |
0 |
0 |
0 |
| T4 |
43173 |
644 |
0 |
0 |
| T5 |
302685 |
1848 |
0 |
0 |
| T6 |
78468 |
0 |
0 |
0 |
| T7 |
18058 |
0 |
0 |
0 |
| T8 |
38850 |
0 |
0 |
0 |
| T9 |
18148 |
0 |
0 |
0 |
| T10 |
12099 |
0 |
0 |
0 |
| T11 |
10219 |
0 |
0 |
0 |
| T12 |
0 |
274 |
0 |
0 |
| T16 |
0 |
1866 |
0 |
0 |
| T29 |
0 |
1821 |
0 |
0 |
| T35 |
0 |
914 |
0 |
0 |
| T41 |
0 |
850 |
0 |
0 |
| T111 |
0 |
572 |
0 |
0 |
| T118 |
0 |
196 |
0 |
0 |