Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93434083 |
411876 |
0 |
0 |
T2 |
40149 |
255 |
0 |
0 |
T3 |
14139 |
0 |
0 |
0 |
T4 |
198926 |
3942 |
0 |
0 |
T5 |
106039 |
157 |
0 |
0 |
T6 |
11891 |
0 |
0 |
0 |
T7 |
417643 |
172 |
0 |
0 |
T9 |
314413 |
600 |
0 |
0 |
T10 |
10796 |
0 |
0 |
0 |
T11 |
65687 |
468 |
0 |
0 |
T24 |
83812 |
668 |
0 |
0 |
T95 |
0 |
96 |
0 |
0 |
T96 |
0 |
586 |
0 |
0 |
T97 |
0 |
184 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93434083 |
411798 |
0 |
0 |
T2 |
40149 |
255 |
0 |
0 |
T3 |
14139 |
0 |
0 |
0 |
T4 |
198926 |
3942 |
0 |
0 |
T5 |
106039 |
143 |
0 |
0 |
T6 |
11891 |
0 |
0 |
0 |
T7 |
417643 |
172 |
0 |
0 |
T9 |
314413 |
600 |
0 |
0 |
T10 |
10796 |
0 |
0 |
0 |
T11 |
65687 |
468 |
0 |
0 |
T24 |
83812 |
668 |
0 |
0 |
T95 |
0 |
96 |
0 |
0 |
T96 |
0 |
586 |
0 |
0 |
T97 |
0 |
184 |
0 |
0 |