Line Coverage for Instance : tb.dut.u_edn_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 26 | 24 | 92.31 |
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 112 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 112 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 122 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 122 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 148 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 151 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 163 | 0 | 0 | |
| CONT_ASSIGN | 164 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 174 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 191 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 62 |
1 |
1 |
| 112 |
2 |
2 |
| 118 |
2 |
2 |
| 122 |
0 |
2 |
| 126 |
2 |
2 |
| 128 |
2 |
2 |
| 148 |
1 |
1 |
| 150 |
1 |
1 |
| 151 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 163 |
|
unreachable |
| 164 |
1 |
1 |
| 174 |
1 |
1 |
| 180 |
1 |
1 |
| 182 |
1 |
1 |
| 183 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 194 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_edn_arb
| Total | Covered | Percent |
| Conditions | 49 | 32 | 65.31 |
| Logical | 49 | 32 | 65.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 118
EXPRESSION (req_i[0] & gen_normal_case.prio_mask_q[0])
----1--- ---------------2--------------
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 1 | Excluded | |
vcs_gen_start:level=1,offset=0:vcs_gen_end:VC_COV_UNR |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 118
EXPRESSION (req_i[1] & gen_normal_case.prio_mask_q[1])
----1--- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 126
EXPRESSION (req_i[0] & gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ready_i)
----1--- ----------------------------------2---------------------------------- ---3---
| -1- | -2- | -3- | Status | Tests | Exclude Annotation |
| 0 | 1 | 1 | Excluded | |
vcs_gen_start:level=1,offset=0:vcs_gen_end:VC_COV_UNR |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 126
EXPRESSION (req_i[1] & gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ready_i)
----1--- ----------------------------------2---------------------------------- ---3---
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 128
EXPRESSION
Number Term
1 ((|req_i)) ? (gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] | (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~ready_i)))) : gen_normal_case.prio_mask_q[0])
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 128
SUB-EXPRESSION
Number Term
1 gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] |
2 (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~ready_i))))
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Unreachable | |
LINE 128
SUB-EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[0].Pa] & ((~ready_i)))
----------------------------------1---------------------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 128
EXPRESSION
Number Term
1 ((|req_i)) ? (gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] | (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~ready_i)))) : gen_normal_case.prio_mask_q[1])
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 128
SUB-EXPRESSION
Number Term
1 gen_normal_case.mask_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] |
2 (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~ready_i))))
| -1- | -2- | Status | Tests |
| 0 | 0 | Not Covered | |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
LINE 128
SUB-EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[1].gen_level[1].Pa] & ((~ready_i)))
----------------------------------1---------------------------------- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 148
EXPRESSION
Number Term
1 ((~gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])) |
2 (((~gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])) & gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C1]))
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 148
SUB-EXPRESSION
Number Term
1 ((~gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])) &
2 gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 150
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
LINE 151
EXPRESSION (gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] | gen_normal_case.prio_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-----------------------------------1---------------------------------- -----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Not Covered | |
LINE 155
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T5 |
| 1 | Covered | T1,T2,T3 |
LINE 156
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T5 |
| 1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 161
EXPRESSION (gen_normal_case.sel_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 164
EXPRESSION (gen_normal_case.mask_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] | gen_normal_case.sel_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_edn_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
155 |
2 |
2 |
100.00 |
| TERNARY |
156 |
2 |
2 |
100.00 |
| TERNARY |
128 |
2 |
2 |
100.00 |
| TERNARY |
128 |
2 |
2 |
100.00 |
| IF |
191 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_tree.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 155 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 156 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 128 ((|req_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 128 ((|req_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 191 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_edn_arb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
92553670 |
0 |
0 |
| T1 |
5370 |
5307 |
0 |
0 |
| T2 |
40149 |
39726 |
0 |
0 |
| T3 |
14139 |
13852 |
0 |
0 |
| T4 |
198926 |
197867 |
0 |
0 |
| T5 |
106039 |
103760 |
0 |
0 |
| T6 |
11891 |
11717 |
0 |
0 |
| T7 |
417643 |
417514 |
0 |
0 |
| T9 |
314413 |
312744 |
0 |
0 |
| T10 |
10796 |
10514 |
0 |
0 |
| T11 |
65687 |
64497 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1120 |
1120 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
205695 |
0 |
0 |
| T2 |
40149 |
127 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
1966 |
0 |
0 |
| T5 |
106039 |
41 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
86 |
0 |
0 |
| T9 |
314413 |
300 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
234 |
0 |
0 |
| T24 |
83812 |
334 |
0 |
0 |
| T95 |
0 |
48 |
0 |
0 |
| T96 |
0 |
293 |
0 |
0 |
| T97 |
0 |
92 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
205695 |
0 |
0 |
| T2 |
40149 |
127 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
1966 |
0 |
0 |
| T5 |
106039 |
41 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
86 |
0 |
0 |
| T9 |
314413 |
300 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
234 |
0 |
0 |
| T24 |
83812 |
334 |
0 |
0 |
| T95 |
0 |
48 |
0 |
0 |
| T96 |
0 |
293 |
0 |
0 |
| T97 |
0 |
92 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
92553670 |
0 |
0 |
| T1 |
5370 |
5307 |
0 |
0 |
| T2 |
40149 |
39726 |
0 |
0 |
| T3 |
14139 |
13852 |
0 |
0 |
| T4 |
198926 |
197867 |
0 |
0 |
| T5 |
106039 |
103760 |
0 |
0 |
| T6 |
11891 |
11717 |
0 |
0 |
| T7 |
417643 |
417514 |
0 |
0 |
| T9 |
314413 |
312744 |
0 |
0 |
| T10 |
10796 |
10514 |
0 |
0 |
| T11 |
65687 |
64497 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
92553670 |
0 |
0 |
| T1 |
5370 |
5307 |
0 |
0 |
| T2 |
40149 |
39726 |
0 |
0 |
| T3 |
14139 |
13852 |
0 |
0 |
| T4 |
198926 |
197867 |
0 |
0 |
| T5 |
106039 |
103760 |
0 |
0 |
| T6 |
11891 |
11717 |
0 |
0 |
| T7 |
417643 |
417514 |
0 |
0 |
| T9 |
314413 |
312744 |
0 |
0 |
| T10 |
10796 |
10514 |
0 |
0 |
| T11 |
65687 |
64497 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
205695 |
0 |
0 |
| T2 |
40149 |
127 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
1966 |
0 |
0 |
| T5 |
106039 |
41 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
86 |
0 |
0 |
| T9 |
314413 |
300 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
234 |
0 |
0 |
| T24 |
83812 |
334 |
0 |
0 |
| T95 |
0 |
48 |
0 |
0 |
| T96 |
0 |
293 |
0 |
0 |
| T97 |
0 |
92 |
0 |
0 |
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
19978966 |
0 |
0 |
| T2 |
40149 |
25658 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
105767 |
0 |
0 |
| T5 |
106039 |
0 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
2001 |
0 |
0 |
| T9 |
314413 |
172964 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
3307 |
0 |
0 |
| T24 |
83812 |
8380 |
0 |
0 |
| T95 |
0 |
489 |
0 |
0 |
| T96 |
0 |
128331 |
0 |
0 |
| T97 |
0 |
831 |
0 |
0 |
| T101 |
0 |
5553 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
72356680 |
0 |
0 |
| T1 |
5370 |
5307 |
0 |
0 |
| T2 |
40149 |
13939 |
0 |
0 |
| T3 |
14139 |
13852 |
0 |
0 |
| T4 |
198926 |
919009 |
0 |
0 |
| T5 |
106039 |
103539 |
0 |
0 |
| T6 |
11891 |
11717 |
0 |
0 |
| T7 |
417643 |
415426 |
0 |
0 |
| T9 |
314413 |
139095 |
0 |
0 |
| T10 |
10796 |
10514 |
0 |
0 |
| T11 |
65687 |
60956 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
205695 |
0 |
0 |
| T2 |
40149 |
127 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
1966 |
0 |
0 |
| T5 |
106039 |
41 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
86 |
0 |
0 |
| T9 |
314413 |
300 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
234 |
0 |
0 |
| T24 |
83812 |
334 |
0 |
0 |
| T95 |
0 |
48 |
0 |
0 |
| T96 |
0 |
293 |
0 |
0 |
| T97 |
0 |
92 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
205695 |
0 |
0 |
| T2 |
40149 |
127 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
1966 |
0 |
0 |
| T5 |
106039 |
41 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
86 |
0 |
0 |
| T9 |
314413 |
300 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
234 |
0 |
0 |
| T24 |
83812 |
334 |
0 |
0 |
| T95 |
0 |
48 |
0 |
0 |
| T96 |
0 |
293 |
0 |
0 |
| T97 |
0 |
92 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
20196990 |
0 |
0 |
| T2 |
40149 |
25787 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
105966 |
0 |
0 |
| T5 |
106039 |
2212 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
2088 |
0 |
0 |
| T9 |
314413 |
173649 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
3541 |
0 |
0 |
| T24 |
83812 |
8714 |
0 |
0 |
| T95 |
0 |
537 |
0 |
0 |
| T96 |
0 |
128360 |
0 |
0 |
| T97 |
0 |
923 |
0 |
0 |
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
19978966 |
0 |
0 |
| T2 |
40149 |
25658 |
0 |
0 |
| T3 |
14139 |
0 |
0 |
0 |
| T4 |
198926 |
105767 |
0 |
0 |
| T5 |
106039 |
0 |
0 |
0 |
| T6 |
11891 |
0 |
0 |
0 |
| T7 |
417643 |
2001 |
0 |
0 |
| T9 |
314413 |
172964 |
0 |
0 |
| T10 |
10796 |
0 |
0 |
0 |
| T11 |
65687 |
3307 |
0 |
0 |
| T24 |
83812 |
8380 |
0 |
0 |
| T95 |
0 |
489 |
0 |
0 |
| T96 |
0 |
128331 |
0 |
0 |
| T97 |
0 |
831 |
0 |
0 |
| T101 |
0 |
5553 |
0 |
0 |
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
0 |
0 |
1110 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93434083 |
92553670 |
0 |
0 |
| T1 |
5370 |
5307 |
0 |
0 |
| T2 |
40149 |
39726 |
0 |
0 |
| T3 |
14139 |
13852 |
0 |
0 |
| T4 |
198926 |
197867 |
0 |
0 |
| T5 |
106039 |
103760 |
0 |
0 |
| T6 |
11891 |
11717 |
0 |
0 |
| T7 |
417643 |
417514 |
0 |
0 |
| T9 |
314413 |
312744 |
0 |
0 |
| T10 |
10796 |
10514 |
0 |
0 |
| T11 |
65687 |
64497 |
0 |
0 |