Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
91088385 |
395665 |
0 |
0 |
| T4 |
37444 |
630 |
0 |
0 |
| T5 |
45136 |
449 |
0 |
0 |
| T6 |
102177 |
196 |
0 |
0 |
| T7 |
0 |
960 |
0 |
0 |
| T8 |
0 |
2764 |
0 |
0 |
| T10 |
25593 |
0 |
0 |
0 |
| T11 |
18212 |
0 |
0 |
0 |
| T12 |
79294 |
274 |
0 |
0 |
| T13 |
82776 |
366 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T43 |
17259 |
184 |
0 |
0 |
| T66 |
11069 |
0 |
0 |
0 |
| T68 |
0 |
368 |
0 |
0 |
| T108 |
18863 |
0 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
91088385 |
395627 |
0 |
0 |
| T4 |
37444 |
630 |
0 |
0 |
| T5 |
45136 |
448 |
0 |
0 |
| T6 |
102177 |
196 |
0 |
0 |
| T7 |
0 |
960 |
0 |
0 |
| T8 |
0 |
2764 |
0 |
0 |
| T10 |
25593 |
0 |
0 |
0 |
| T11 |
18212 |
0 |
0 |
0 |
| T12 |
79294 |
274 |
0 |
0 |
| T13 |
82776 |
366 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T43 |
17259 |
184 |
0 |
0 |
| T66 |
11069 |
0 |
0 |
0 |
| T68 |
0 |
368 |
0 |
0 |
| T108 |
18863 |
0 |
0 |
0 |