Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
94449309 |
452120 |
0 |
0 |
| T3 |
10486 |
96 |
0 |
0 |
| T4 |
9793 |
0 |
0 |
0 |
| T5 |
53718 |
1276 |
0 |
0 |
| T6 |
79384 |
1087 |
0 |
0 |
| T7 |
158618 |
1195 |
0 |
0 |
| T9 |
7620 |
0 |
0 |
0 |
| T10 |
10700 |
0 |
0 |
0 |
| T11 |
93479 |
662 |
0 |
0 |
| T12 |
20957 |
0 |
0 |
0 |
| T20 |
0 |
32 |
0 |
0 |
| T26 |
0 |
572 |
0 |
0 |
| T28 |
24798 |
92 |
0 |
0 |
| T47 |
0 |
368 |
0 |
0 |
| T71 |
0 |
324 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
94449309 |
452017 |
0 |
0 |
| T3 |
10486 |
96 |
0 |
0 |
| T4 |
9793 |
0 |
0 |
0 |
| T5 |
53718 |
1276 |
0 |
0 |
| T6 |
79384 |
1087 |
0 |
0 |
| T7 |
158618 |
1194 |
0 |
0 |
| T9 |
7620 |
0 |
0 |
0 |
| T10 |
10700 |
0 |
0 |
0 |
| T11 |
93479 |
662 |
0 |
0 |
| T12 |
20957 |
0 |
0 |
0 |
| T20 |
0 |
30 |
0 |
0 |
| T26 |
0 |
572 |
0 |
0 |
| T28 |
24798 |
92 |
0 |
0 |
| T47 |
0 |
368 |
0 |
0 |
| T71 |
0 |
324 |
0 |
0 |