Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
387316 |
0 |
0 |
T2 |
252724 |
1472 |
0 |
0 |
T3 |
40067 |
376 |
0 |
0 |
T4 |
178035 |
744 |
0 |
0 |
T5 |
422385 |
3348 |
0 |
0 |
T6 |
0 |
94 |
0 |
0 |
T7 |
19032 |
0 |
0 |
0 |
T8 |
9570 |
0 |
0 |
0 |
T9 |
28377 |
0 |
0 |
0 |
T10 |
10904 |
0 |
0 |
0 |
T11 |
8947 |
0 |
0 |
0 |
T15 |
0 |
188 |
0 |
0 |
T16 |
0 |
1622 |
0 |
0 |
T38 |
38899 |
184 |
0 |
0 |
T96 |
0 |
1358 |
0 |
0 |
T106 |
0 |
276 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
387258 |
0 |
0 |
T2 |
252724 |
1472 |
0 |
0 |
T3 |
40067 |
376 |
0 |
0 |
T4 |
178035 |
744 |
0 |
0 |
T5 |
422385 |
3348 |
0 |
0 |
T6 |
0 |
94 |
0 |
0 |
T7 |
19032 |
0 |
0 |
0 |
T8 |
9570 |
0 |
0 |
0 |
T9 |
28377 |
0 |
0 |
0 |
T10 |
10904 |
0 |
0 |
0 |
T11 |
8947 |
0 |
0 |
0 |
T15 |
0 |
188 |
0 |
0 |
T16 |
0 |
1622 |
0 |
0 |
T38 |
38899 |
184 |
0 |
0 |
T96 |
0 |
1358 |
0 |
0 |
T106 |
0 |
276 |
0 |
0 |