Line Coverage for Module :
otp_ctrl_ecc_reg ( parameter Width=64,Depth=9,Aw=4,EccWidth=8 + Width=64,Depth=2,Aw=1,EccWidth=8 + Width=64,Depth=5,Aw=3,EccWidth=8 + Width=64,Depth=11,Aw=4,EccWidth=8 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Line Coverage for Module :
otp_ctrl_ecc_reg ( parameter Width=64,Depth=1,Aw=1,EccWidth=8 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 46 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Module :
otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Covered |
T238 |
Assert Coverage for Module :
otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1060604534 |
1051339091 |
0 |
0 |
T1 |
151987 |
148786 |
0 |
0 |
T2 |
2779964 |
2740067 |
0 |
0 |
T3 |
440737 |
431805 |
0 |
0 |
T4 |
1958385 |
1944096 |
0 |
0 |
T5 |
4646235 |
4587726 |
0 |
0 |
T7 |
209352 |
206404 |
0 |
0 |
T8 |
105270 |
101750 |
0 |
0 |
T9 |
312147 |
309353 |
0 |
0 |
T10 |
119944 |
117392 |
0 |
0 |
T11 |
98417 |
95997 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1060604534 |
1051339091 |
0 |
0 |
T1 |
151987 |
148786 |
0 |
0 |
T2 |
2779964 |
2740067 |
0 |
0 |
T3 |
440737 |
431805 |
0 |
0 |
T4 |
1958385 |
1944096 |
0 |
0 |
T5 |
4646235 |
4587726 |
0 |
0 |
T7 |
209352 |
206404 |
0 |
0 |
T8 |
105270 |
101750 |
0 |
0 |
T9 |
312147 |
309353 |
0 |
0 |
T10 |
119944 |
117392 |
0 |
0 |
T11 |
98417 |
95997 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1060604534 |
1051339091 |
0 |
0 |
T1 |
151987 |
148786 |
0 |
0 |
T2 |
2779964 |
2740067 |
0 |
0 |
T3 |
440737 |
431805 |
0 |
0 |
T4 |
1958385 |
1944096 |
0 |
0 |
T5 |
4646235 |
4587726 |
0 |
0 |
T7 |
209352 |
206404 |
0 |
0 |
T8 |
105270 |
101750 |
0 |
0 |
T9 |
312147 |
309353 |
0 |
0 |
T10 |
119944 |
117392 |
0 |
0 |
T11 |
98417 |
95997 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1060604534 |
1051339091 |
0 |
0 |
T1 |
151987 |
148786 |
0 |
0 |
T2 |
2779964 |
2740067 |
0 |
0 |
T3 |
440737 |
431805 |
0 |
0 |
T4 |
1958385 |
1944096 |
0 |
0 |
T5 |
4646235 |
4587726 |
0 |
0 |
T7 |
209352 |
206404 |
0 |
0 |
T8 |
105270 |
101750 |
0 |
0 |
T9 |
312147 |
309353 |
0 |
0 |
T10 |
119944 |
117392 |
0 |
0 |
T11 |
98417 |
95997 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1060604534 |
1051339091 |
0 |
0 |
T1 |
151987 |
148786 |
0 |
0 |
T2 |
2779964 |
2740067 |
0 |
0 |
T3 |
440737 |
431805 |
0 |
0 |
T4 |
1958385 |
1944096 |
0 |
0 |
T5 |
4646235 |
4587726 |
0 |
0 |
T7 |
209352 |
206404 |
0 |
0 |
T8 |
105270 |
101750 |
0 |
0 |
T9 |
312147 |
309353 |
0 |
0 |
T10 |
119944 |
117392 |
0 |
0 |
T11 |
98417 |
95997 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12430 |
12430 |
0 |
0 |
T1 |
11 |
11 |
0 |
0 |
T2 |
11 |
11 |
0 |
0 |
T3 |
11 |
11 |
0 |
0 |
T4 |
11 |
11 |
0 |
0 |
T5 |
11 |
11 |
0 |
0 |
T7 |
11 |
11 |
0 |
0 |
T8 |
11 |
11 |
0 |
0 |
T9 |
11 |
11 |
0 |
0 |
T10 |
11 |
11 |
0 |
0 |
T11 |
11 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 46 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
4 |
80.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
2 |
66.67 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 46 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
4 |
80.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
2 |
66.67 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 46 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
4 |
80.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
2 |
66.67 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 46 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
4 |
80.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
2 |
66.67 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 46 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
4 |
80.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
2 |
66.67 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.gen_ecc_reg.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Covered |
T238 |
Assert Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
==> MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
1 |
Covered |
T1,T2,T3 |
|
1 |
0 |
Covered |
T1,T2,T3 |
|
0 |
- |
Excluded |
|
VC_COV_UNR |
Assert Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Covered |
T238 |
Assert Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Covered |
T238 |
Assert Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Covered |
T238 |
Assert Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 60 | 8 | 8 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
ALWAYS | 90 | 5 | 5 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
87 |
1 |
1 |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
Branch Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_otp_ctrl_ecc_reg
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
90 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv' or '../src/lowrisc_ip_otp_ctrl_1.0/rtl/otp_ctrl_ecc_reg.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 90 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((32'(addr_i) < Depth))
-2-: 67 if (wren_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Covered |
T1,T2,T3 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
- |
Covered |
T238 |
Assert Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_otp_ctrl_ecc_reg
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
DataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccErrKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
EccKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
RDataOutKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96418594 |
95576281 |
0 |
0 |
T1 |
13817 |
13526 |
0 |
0 |
T2 |
252724 |
249097 |
0 |
0 |
T3 |
40067 |
39255 |
0 |
0 |
T4 |
178035 |
176736 |
0 |
0 |
T5 |
422385 |
417066 |
0 |
0 |
T7 |
19032 |
18764 |
0 |
0 |
T8 |
9570 |
9250 |
0 |
0 |
T9 |
28377 |
28123 |
0 |
0 |
T10 |
10904 |
10672 |
0 |
0 |
T11 |
8947 |
8727 |
0 |
0 |
WidthMustBe64bit_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1130 |
1130 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |