SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
85.71 | 77.14 | 1 | 100 | 1 | 1 | 64 | 64 |
NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 42.86 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpRotCreatorAuthCodesignErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpRotCreatorAuthStateErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
42.86 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 4 | 3 | 42.86 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 4 | 3 | 42.86 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 4 | 3 | 42.86 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
check_fail | 0 | 1 | 1 | |
ecc_uncorr_err | 0 | 1 | 1 | |
ecc_corr_err | 0 | 1 | 1 | |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 103250 | 1 | T4 | 65 | T94 | 61 | T98 | 270 | ||||
access_err | 33301 | 1 | T94 | 127 | T95 | 13 | T148 | 2 | ||||
no_err | 95207 | 1 | T2 | 135 | T4 | 17 | T7 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 102721 | 1 | T4 | 65 | T94 | 61 | T98 | 226 | ||||
check_fail | 1 | 1 | T105 | 1 | - | - | - | - | ||||
access_err | 32679 | 1 | T94 | 42 | T121 | 2 | T18 | 25 | ||||
ecc_uncorr_err | 645 | 1 | T3 | 1 | T98 | 44 | T115 | 61 | ||||
ecc_corr_err | 964 | 1 | T94 | 117 | T81 | 10 | T61 | 24 | ||||
no_err | 94770 | 1 | T2 | 135 | T4 | 17 | T7 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 102907 | 1 | T4 | 65 | T99 | 1 | T94 | 61 | ||||
check_fail | 3 | 1 | T105 | 1 | T157 | 1 | T158 | 1 | ||||
access_err | 34723 | 1 | T94 | 187 | T95 | 9 | T121 | 52 | ||||
ecc_uncorr_err | 438 | 1 | T98 | 48 | T155 | 46 | T156 | 2 | ||||
ecc_corr_err | 1226 | 1 | T94 | 65 | T81 | 17 | T155 | 1 | ||||
no_err | 92395 | 1 | T2 | 135 | T4 | 17 | T7 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 102658 | 1 | T3 | 1 | T4 | 65 | T94 | 61 | ||||
check_fail | 3 | 1 | T105 | 1 | T165 | 1 | T166 | 1 | ||||
access_err | 34377 | 1 | T94 | 69 | T95 | 8 | T121 | 15 | ||||
ecc_uncorr_err | 695 | 1 | T132 | 1 | T162 | 39 | T160 | 1 | ||||
ecc_corr_err | 868 | 1 | T94 | 54 | T81 | 58 | T156 | 3 | ||||
no_err | 93010 | 1 | T2 | 135 | T4 | 17 | T7 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 102982 | 1 | T4 | 65 | T94 | 61 | T98 | 270 | ||||
check_fail | 5 | 1 | T105 | 1 | T165 | 1 | T157 | 1 | ||||
access_err | 34405 | 1 | T94 | 75 | T95 | 32 | T121 | 41 | ||||
ecc_uncorr_err | 376 | 1 | T99 | 1 | T115 | 114 | T150 | 1 | ||||
ecc_corr_err | 1097 | 1 | T94 | 57 | T71 | 41 | T162 | 1 | ||||
no_err | 92670 | 1 | T2 | 135 | T4 | 17 | T7 | 64 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |