Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1457020
Category 01457020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1457020
Severity 01457020


Summary for Assertions
NUMBERPERCENT
Total Number1457100.00
Uncovered543.71
Success140396.29
Failure00.00
Incomplete110.75
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001125112500
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 00897265238885786500
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 008972652324294900
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 008972652312195300
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 008972652325675300
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 00897265238885786500
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 00897265238885786500
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 00897265238885786500
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 00897265238885786500
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001125112500
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 00897265238885786500
tb.dut.u_otp_rsp_fifo.DataKnown_A 00897265231511793400
tb.dut.u_otp_rsp_fifo.DepthKnown_A 00897265238885786500
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 00897265238885786500
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 00897265238885786500
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 00897265231511793400
tb.dut.u_part_sel_idx.CheckHotOne_A 00897265238885786500
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001125112500
tb.dut.u_part_sel_idx.GrantKnown_A 00897265238885786500
tb.dut.u_part_sel_idx.IdxKnown_A 00897265238885786500
tb.dut.u_part_sel_idx.Priority_A 00897265238885786500
tb.dut.u_part_sel_idx.ReqImpliesValid_A 00897265238885786500
tb.dut.u_part_sel_idx.ValidKnown_A 00897265238885786500
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 00897265233688685800
tb.dut.u_prim_edn_req.DataOutputValid_A 008972652319803700
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 008972652339650600
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 008972652339645300
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 0020402261039663900
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 008972652319797600
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 00897265238885786500
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 00897265238885786500
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 00897265238885786500
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 00897265238885786500
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 00897265238885786500
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 00897265238885786500
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_reg_core.en2addrHit 0092880410638954600
tb.dut.u_reg_core.reAfterRv 0092880410638954400
tb.dut.u_reg_core.rePulse 0092880410550732900
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001299129900
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001299129900
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001299129900
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001299129900
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001299129900
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001299129900
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001299129900
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001299129900
tb.dut.u_reg_core.u_socket.NotOverflowed_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 0092880410875514700
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001299129900
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 00928804101285190500
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001299129900
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 0092880410121566300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001299129900
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 009288041088487500
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001299129900
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 0092880410718236300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001299129900
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 00928804101196703000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 00928804109195557000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001299129900
tb.dut.u_reg_core.u_socket.maxN 001299129900
tb.dut.u_reg_core.wePulse 009288041088221500
tb.dut.u_scrmbl_mtx.CheckHotOne_A 00897265238885786500
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001125112500
tb.dut.u_scrmbl_mtx.GrantKnown_A 00897265238885786500
tb.dut.u_scrmbl_mtx.IdxKnown_A 00897265238885786500
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 00897265235063638300
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 00897265233822148200
tb.dut.u_scrmbl_mtx.ValidKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001125112500
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001125112500
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001125112500
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001125112500
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 00897265237346000
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 00897265237346000
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001125112500
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 0089726523123444300
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0089726523123444300
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001125112500
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001125112500
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 008972652318832400
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 008972652318832400
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001125112500
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 008972652345477900
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 00897265238885786500
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 008972652345477900
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001125112500
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 00897265238885786500
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 00897265238885786500
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001125112500
tb.dut.u_tlul_lc_gate.u_state_regs_A 00897265238885786500
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001125112500
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001125112500

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 0089726523001108
tb.dut.u_otp_arb.RoundRobin_A 0089726523001108
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 0089726523001108
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 0089726523001108
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00897265238881758203324
tb.dut.u_scrmbl_mtx.RoundRobin_A 0089726523001108

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00928813079689680
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00928813074274270
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00928813074314310
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 00928813072912910
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 009288130743430
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 00928813072392390
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 009288130770700
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0092881307274327430
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 0092881307855385530
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0092881307304193630419361205
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00928813072492490
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 009288130793931
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 009288130797971
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 009288130764641
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0092881307991
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 009288130758581
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 009288130774741
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00928813077667660
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0092881307316631660
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0092881307556005560054

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00928813079689680
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00928813074274270
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00928813074314310
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 00928813072912910
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 009288130743430
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 00928813072392390
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 009288130770700
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0092881307274327430
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 0092881307855385530
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0092881307304193630419361205
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00928813072492490
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 009288130793931
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 009288130797971
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 009288130764641
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0092881307991
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 009288130758581
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 009288130774741
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00928813077667660
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0092881307316631660
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0092881307556005560054