Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
284904017 |
284718959 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
284904017 |
284718959 |
0 |
0 |
T1 |
8310 |
8256 |
0 |
0 |
T2 |
115090 |
114983 |
0 |
0 |
T3 |
9122 |
9051 |
0 |
0 |
T4 |
251337 |
251110 |
0 |
0 |
T5 |
9973 |
9894 |
0 |
0 |
T6 |
8314 |
8256 |
0 |
0 |
T7 |
16646 |
16478 |
0 |
0 |
T8 |
531099 |
528751 |
0 |
0 |
T9 |
16703 |
16630 |
0 |
0 |
T10 |
154383 |
154185 |
0 |
0 |