Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
260835649 |
260652193 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
260835649 |
260652193 |
0 |
0 |
T1 |
167774 |
167617 |
0 |
0 |
T2 |
74606 |
74538 |
0 |
0 |
T3 |
190289 |
190204 |
0 |
0 |
T4 |
58331 |
58249 |
0 |
0 |
T5 |
322738 |
322480 |
0 |
0 |
T6 |
9363 |
9306 |
0 |
0 |
T7 |
590388 |
590286 |
0 |
0 |
T8 |
144593 |
144584 |
0 |
0 |
T9 |
172962 |
172903 |
0 |
0 |
T10 |
127244 |
127028 |
0 |
0 |