Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
289680523 |
289497280 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
289680523 |
289497280 |
0 |
0 |
T1 |
180001 |
179918 |
0 |
0 |
T2 |
132576 |
132566 |
0 |
0 |
T3 |
171708 |
169305 |
0 |
0 |
T4 |
237444 |
237148 |
0 |
0 |
T5 |
100327 |
100197 |
0 |
0 |
T6 |
637915 |
635675 |
0 |
0 |
T7 |
195517 |
195445 |
0 |
0 |
T8 |
207654 |
207601 |
0 |
0 |
T9 |
34685 |
34524 |
0 |
0 |
T10 |
163474 |
163409 |
0 |
0 |