Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
270403896 |
270216438 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
270403896 |
270216438 |
0 |
0 |
T1 |
236368 |
236192 |
0 |
0 |
T2 |
16734 |
16558 |
0 |
0 |
T3 |
272696 |
272380 |
0 |
0 |
T4 |
18280 |
18153 |
0 |
0 |
T5 |
385587 |
385477 |
0 |
0 |
T6 |
245030 |
244836 |
0 |
0 |
T7 |
49407 |
49336 |
0 |
0 |
T8 |
151398 |
151317 |
0 |
0 |
T9 |
345035 |
344911 |
0 |
0 |
T10 |
16874 |
16692 |
0 |
0 |