Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
244501613 |
244332040 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
244501613 |
244332040 |
0 |
0 |
T1 |
148920 |
148757 |
0 |
0 |
T2 |
362940 |
362917 |
0 |
0 |
T3 |
94436 |
94376 |
0 |
0 |
T4 |
572597 |
572006 |
0 |
0 |
T5 |
9334 |
9283 |
0 |
0 |
T6 |
225207 |
222826 |
0 |
0 |
T7 |
36999 |
36949 |
0 |
0 |
T8 |
195729 |
195664 |
0 |
0 |
T9 |
42481 |
42345 |
0 |
0 |
T10 |
116009 |
115896 |
0 |
0 |