Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_subst_perm
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_addr 100.00 100.00
tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_data 100.00 100.00



Module Instance : tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_addr

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.50 75.00 100.00 gen_rom_scramble_enabled.u_rom


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.50 75.00 100.00 gen_rom_scramble_enabled.u_rom


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_subst_perm ( parameter DataWidth=13,NumRounds=2,Decrypt=0 )
Line Coverage for Module self-instances :
SCORELINE
100.00 100.00
tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_addr

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN3511100.00
ALWAYS641010100.00
ALWAYS641010100.00
CONT_ASSIGN9011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' or '../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
35 1 1
64 1 1
68 1 1
69 1 1
72 1 1
73 1 1
78 1 1
79 1 1
80 1 1
81 1 1
83 1 1
64 1 1
68 1 1
69 1 1
72 1 1
73 1 1
78 1 1
79 1 1
80 1 1
81 1 1
83 1 1
90 1 1


Line Coverage for Module : prim_subst_perm ( parameter DataWidth=39,NumRounds=2,Decrypt=1 )
Line Coverage for Module self-instances :
SCORELINE
100.00 100.00
tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_data

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN3511100.00
ALWAYS431010100.00
ALWAYS431010100.00
CONT_ASSIGN9011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' or '../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
35 1 1
43 1 1
45 1 1
46 1 1
47 1 1
48 1 1
51 1 1
52 1 1
55 1 1
56 1 1
58 1 1
43 1 1
45 1 1
46 1 1
47 1 1
48 1 1
51 1 1
52 1 1
55 1 1
56 1 1
58 1 1
90 1 1

Line Coverage for Instance : tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_addr
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN3511100.00
ALWAYS641010100.00
ALWAYS641010100.00
CONT_ASSIGN9011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' or '../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
35 1 1
64 1 1
68 1 1
69 1 1
72 1 1
73 1 1
78 1 1
79 1 1
80 1 1
81 1 1
83 1 1
64 1 1
68 1 1
69 1 1
72 1 1
73 1 1
78 1 1
79 1 1
80 1 1
81 1 1
83 1 1
90 1 1

Line Coverage for Instance : tb.dut.gen_rom_scramble_enabled.u_rom.u_sp_data
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN3511100.00
ALWAYS431010100.00
ALWAYS431010100.00
CONT_ASSIGN9011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' or '../src/lowrisc_prim_cipher_0/rtl/prim_subst_perm.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
35 1 1
43 1 1
45 1 1
46 1 1
47 1 1
48 1 1
51 1 1
52 1 1
55 1 1
56 1 1
58 1 1
43 1 1
45 1 1
46 1 1
47 1 1
48 1 1
51 1 1
52 1 1
55 1 1
56 1 1
58 1 1
90 1 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%