Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
280861427 |
280680063 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
280861427 |
280680063 |
0 |
0 |
T1 |
233631 |
233621 |
0 |
0 |
T2 |
205686 |
205623 |
0 |
0 |
T3 |
323947 |
323931 |
0 |
0 |
T4 |
9485 |
9387 |
0 |
0 |
T5 |
319460 |
319296 |
0 |
0 |
T6 |
379616 |
379606 |
0 |
0 |
T7 |
283135 |
282622 |
0 |
0 |
T8 |
466630 |
466346 |
0 |
0 |
T9 |
239285 |
239020 |
0 |
0 |
T10 |
255903 |
255676 |
0 |
0 |