Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
237912096 |
237730119 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237912096 |
237730119 |
0 |
0 |
T1 |
205978 |
205790 |
0 |
0 |
T2 |
334842 |
334731 |
0 |
0 |
T3 |
114208 |
114055 |
0 |
0 |
T4 |
34665 |
34587 |
0 |
0 |
T5 |
247184 |
247023 |
0 |
0 |
T6 |
98765 |
98714 |
0 |
0 |
T7 |
412650 |
412509 |
0 |
0 |
T8 |
203123 |
202902 |
0 |
0 |
T9 |
8332 |
8261 |
0 |
0 |
T10 |
156697 |
156540 |
0 |
0 |