Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
275208960 |
275022396 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
275208960 |
275022396 |
0 |
0 |
T1 |
9364 |
9286 |
0 |
0 |
T2 |
82438 |
82364 |
0 |
0 |
T3 |
273653 |
273525 |
0 |
0 |
T4 |
8544 |
8484 |
0 |
0 |
T5 |
73186 |
72446 |
0 |
0 |
T6 |
312242 |
312120 |
0 |
0 |
T7 |
202571 |
202287 |
0 |
0 |
T8 |
12533 |
12483 |
0 |
0 |
T9 |
348078 |
345360 |
0 |
0 |
T10 |
68487 |
68161 |
0 |
0 |