Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
248824395 |
248642368 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248824395 |
248642368 |
0 |
0 |
| T1 |
147933 |
147838 |
0 |
0 |
| T2 |
212398 |
207805 |
0 |
0 |
| T3 |
190036 |
189907 |
0 |
0 |
| T4 |
178672 |
178663 |
0 |
0 |
| T5 |
297393 |
297258 |
0 |
0 |
| T6 |
113827 |
113812 |
0 |
0 |
| T7 |
98571 |
98454 |
0 |
0 |
| T8 |
159075 |
158999 |
0 |
0 |
| T9 |
189937 |
189863 |
0 |
0 |
| T10 |
362843 |
362651 |
0 |
0 |