Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
269650721 |
269469140 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
269650721 |
269469140 |
0 |
0 |
T1 |
12768 |
12697 |
0 |
0 |
T2 |
399694 |
399456 |
0 |
0 |
T3 |
123283 |
123233 |
0 |
0 |
T4 |
398417 |
397827 |
0 |
0 |
T5 |
639952 |
639498 |
0 |
0 |
T6 |
278851 |
278696 |
0 |
0 |
T7 |
235118 |
234427 |
0 |
0 |
T8 |
255246 |
252133 |
0 |
0 |
T9 |
248346 |
245862 |
0 |
0 |
T10 |
41028 |
40953 |
0 |
0 |