Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
246636731 |
246455221 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
246636731 |
246455221 |
0 |
0 |
T1 |
94875 |
94788 |
0 |
0 |
T2 |
272337 |
272218 |
0 |
0 |
T3 |
132302 |
132130 |
0 |
0 |
T4 |
28717 |
28406 |
0 |
0 |
T5 |
676561 |
676108 |
0 |
0 |
T6 |
386493 |
386363 |
0 |
0 |
T7 |
75509 |
75457 |
0 |
0 |
T8 |
231054 |
231033 |
0 |
0 |
T9 |
844340 |
843898 |
0 |
0 |
T10 |
43003 |
42814 |
0 |
0 |