Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
162670797 |
162496496 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162670797 |
162496496 |
0 |
0 |
| T1 |
218180 |
215702 |
0 |
0 |
| T2 |
9337 |
9247 |
0 |
0 |
| T3 |
205451 |
205381 |
0 |
0 |
| T4 |
404661 |
401924 |
0 |
0 |
| T5 |
180616 |
178065 |
0 |
0 |
| T6 |
231062 |
230951 |
0 |
0 |
| T7 |
9730 |
9634 |
0 |
0 |
| T8 |
107909 |
107855 |
0 |
0 |
| T9 |
168076 |
166030 |
0 |
0 |
| T10 |
723341 |
722991 |
0 |
0 |