Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
197485304 |
197307635 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
197485304 |
197307635 |
0 |
0 |
| T1 |
9327 |
9264 |
0 |
0 |
| T2 |
111284 |
111230 |
0 |
0 |
| T3 |
460412 |
457752 |
0 |
0 |
| T4 |
147834 |
147735 |
0 |
0 |
| T5 |
211541 |
211529 |
0 |
0 |
| T6 |
11744 |
11430 |
0 |
0 |
| T7 |
119447 |
119377 |
0 |
0 |
| T8 |
208128 |
208053 |
0 |
0 |
| T9 |
28401 |
27916 |
0 |
0 |
| T10 |
334921 |
334789 |
0 |
0 |