Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
180888642 |
180727732 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
180888642 |
180727732 |
0 |
0 |
T1 |
312420 |
312292 |
0 |
0 |
T2 |
42017 |
41967 |
0 |
0 |
T3 |
74470 |
74387 |
0 |
0 |
T4 |
382263 |
382152 |
0 |
0 |
T5 |
383385 |
383034 |
0 |
0 |
T6 |
193229 |
193146 |
0 |
0 |
T7 |
204798 |
204664 |
0 |
0 |
T8 |
447089 |
446829 |
0 |
0 |
T9 |
16632 |
16471 |
0 |
0 |
T10 |
550127 |
548317 |
0 |
0 |