Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
181200382 |
181025167 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181200382 |
181025167 |
0 |
0 |
T1 |
328720 |
328708 |
0 |
0 |
T2 |
16700 |
16524 |
0 |
0 |
T3 |
151735 |
149311 |
0 |
0 |
T4 |
222578 |
222461 |
0 |
0 |
T5 |
260939 |
260810 |
0 |
0 |
T6 |
17722 |
17564 |
0 |
0 |
T7 |
123427 |
123335 |
0 |
0 |
T8 |
137392 |
136863 |
0 |
0 |
T9 |
340402 |
340084 |
0 |
0 |
T10 |
204826 |
204680 |
0 |
0 |