Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
378243231 |
377899921 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
378243231 |
377899921 |
0 |
0 |
T1 |
338124 |
337964 |
0 |
0 |
T2 |
165434 |
165337 |
0 |
0 |
T3 |
131834 |
131685 |
0 |
0 |
T4 |
398661 |
398546 |
0 |
0 |
T5 |
151389 |
149624 |
0 |
0 |
T6 |
201231 |
201173 |
0 |
0 |
T7 |
139401 |
139253 |
0 |
0 |
T8 |
16641 |
16485 |
0 |
0 |
T9 |
148348 |
148220 |
0 |
0 |
T10 |
200343 |
200125 |
0 |
0 |