Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
389902840 |
389542519 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
389902840 |
389542519 |
0 |
0 |
| T1 |
138984 |
138940 |
0 |
0 |
| T2 |
198086 |
194480 |
0 |
0 |
| T3 |
18284 |
18135 |
0 |
0 |
| T4 |
174726 |
174587 |
0 |
0 |
| T5 |
9282 |
9226 |
0 |
0 |
| T6 |
193854 |
193796 |
0 |
0 |
| T7 |
28648 |
28314 |
0 |
0 |
| T8 |
14551 |
14208 |
0 |
0 |
| T9 |
124049 |
123951 |
0 |
0 |
| T10 |
323813 |
323803 |
0 |
0 |