Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
418563241 |
418215839 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418563241 |
418215839 |
0 |
0 |
T1 |
95123 |
95027 |
0 |
0 |
T2 |
177860 |
177764 |
0 |
0 |
T3 |
28986 |
28914 |
0 |
0 |
T4 |
75616 |
75486 |
0 |
0 |
T5 |
12505 |
12409 |
0 |
0 |
T6 |
196570 |
196498 |
0 |
0 |
T7 |
138770 |
138528 |
0 |
0 |
T8 |
161680 |
161624 |
0 |
0 |
T9 |
363021 |
362733 |
0 |
0 |
T10 |
252969 |
252839 |
0 |
0 |