Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
561396974 |
561057131 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
561396974 |
561057131 |
0 |
0 |
| T1 |
65862 |
65697 |
0 |
0 |
| T2 |
400170 |
399839 |
0 |
0 |
| T3 |
526803 |
526620 |
0 |
0 |
| T4 |
853562 |
853397 |
0 |
0 |
| T5 |
724565 |
724328 |
0 |
0 |
| T6 |
81441 |
81383 |
0 |
0 |
| T7 |
318871 |
318806 |
0 |
0 |
| T8 |
32978 |
32861 |
0 |
0 |
| T9 |
247527 |
247439 |
0 |
0 |
| T10 |
99446 |
99274 |
0 |
0 |