Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
595928089 |
595585024 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595928089 |
595585024 |
0 |
0 |
T1 |
285471 |
283720 |
0 |
0 |
T2 |
734697 |
734348 |
0 |
0 |
T3 |
559214 |
559070 |
0 |
0 |
T4 |
865861 |
865653 |
0 |
0 |
T5 |
283189 |
283009 |
0 |
0 |
T6 |
662364 |
662004 |
0 |
0 |
T7 |
702979 |
702868 |
0 |
0 |
T8 |
206839 |
206765 |
0 |
0 |
T9 |
417477 |
417414 |
0 |
0 |
T10 |
446569 |
446264 |
0 |
0 |