Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
264878140 |
264709278 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264878140 |
264709278 |
0 |
0 |
T1 |
36061 |
35911 |
0 |
0 |
T2 |
228788 |
228717 |
0 |
0 |
T3 |
34971 |
34858 |
0 |
0 |
T4 |
303952 |
303901 |
0 |
0 |
T5 |
196445 |
196357 |
0 |
0 |
T6 |
540676 |
540446 |
0 |
0 |
T7 |
196827 |
196765 |
0 |
0 |
T8 |
606877 |
606748 |
0 |
0 |
T9 |
116057 |
115960 |
0 |
0 |
T10 |
558388 |
558197 |
0 |
0 |