Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
585975571 |
585618559 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585975571 |
585618559 |
0 |
0 |
T1 |
166851 |
166686 |
0 |
0 |
T2 |
490986 |
490819 |
0 |
0 |
T3 |
160680 |
158302 |
0 |
0 |
T4 |
563845 |
563560 |
0 |
0 |
T5 |
709499 |
709240 |
0 |
0 |
T6 |
132548 |
132439 |
0 |
0 |
T7 |
189740 |
189659 |
0 |
0 |
T8 |
269060 |
269002 |
0 |
0 |
T9 |
287720 |
287661 |
0 |
0 |
T10 |
17686 |
17619 |
0 |
0 |