Line Coverage for Module :
prim_rom_adv
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 40 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
40 |
1 |
1 |
41 |
1 |
1 |
43 |
1 |
1 |
Branch Coverage for Module :
prim_rom_adv
| Line No. | Total | Covered | Percent |
Branches |
|
2 |
2 |
100.00 |
IF |
40 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv' or '../src/lowrisc_prim_rom_adv_0.1/rtl/prim_rom_adv.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 40 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_rom_adv
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
noXOnCsI |
595298704 |
595298704 |
0 |
0 |
noXOnCsI
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595298704 |
595298704 |
0 |
0 |
T1 |
571089 |
571089 |
0 |
0 |
T2 |
475977 |
475977 |
0 |
0 |
T3 |
262305 |
262305 |
0 |
0 |
T4 |
296017 |
296017 |
0 |
0 |
T5 |
214143 |
214143 |
0 |
0 |
T6 |
817374 |
817374 |
0 |
0 |
T7 |
719864 |
719864 |
0 |
0 |
T8 |
509734 |
509734 |
0 |
0 |
T9 |
34412 |
34412 |
0 |
0 |
T10 |
207115 |
207115 |
0 |
0 |